Section 15 Serial I/O with FIFO (SIOF)
Rev. 2.00 Mar 09, 2006 page 643 of 906
REJ09B0292-0200
Clear this bit to 0 if SIRCDR and SITCDR are not used, or if all interrupts triggered by the RDRF,
TDRE, RCD and TCD bits in SISTR are to be processed by the CPU. The initial value of this bit
is 0.
Bit 10: DMACE
Description
0
DMAC is activated by RDRF and TDRE interrupts
(Initial value)
1
DMAC is not activated by RDRF and TDRE interrupts
Bit 9—Transmit-Control-Data-Register-Empty Interrupt Enable (TCIE): Enables the transmit-
control-data-register-empty interrupt. The initial value of this bit is 0.
Bit 9: TCIE
Description
0
Transmit-control-data-register-empty interrupt disabled
(Initial value)
1
Transmit-control-data-register-empty interrupt enabled
Bit 8—Receive-Control-Data-Register-Full Interrupt Enable (RCIE): Enables the receive-control-
data-register-full interrupt. The initial value of this bit is 0.
Bit 8: RCIE
Description
0
Receive-control-data-register-full interrupt disabled
(Initial value)
1
Receive-control-data-register-full interrupt enabled
Bit 7—Reserved: This bit is always read as 0. The write value should always be 0.
Bit 6—Transfer Mode Control (TM): Specifies whether the transmission synchronization signal is
to be input from an external source or generated internally by the chip. When this flag is cleared,
the transmission synchronization signal is STS pin input. When this flag is set, the transmission
synchronization signal is generated by the chip, and is output to an external device from the STS
pin. This bit does not affect reception.
Bit 6: TM
Description
0
External signal input from STS pin is used as transmission start indication
(Initial value)
1
Internal signal output from STS pin is used as transmission start indication
Note: If the transmit mode bit (TRMD) in SIFCR is set to 1, this bit must be cleared to 0.
If TM is set to 1 and SE is set to 1 (interval mode), output of the sync signal stops at the
point at which bits T4 to T0 in SIFDR are cleared to 0 (data count of transmit data register is
zero). If TE remains set to 1 and data is written to SITDR, output of the sync signal resumes
when the value of T4 to T0 in SIFDR becomes H'01 or above.
Summary of Contents for SH7616
Page 10: ...Rev 2 00 Mar 09 2006 page x of xxvi ...
Page 132: ...Section 2 CPU Rev 2 00 Mar 09 2006 page 106 of 906 REJ09B0292 0200 ...
Page 568: ...Section 12 16 Bit Free Running Timer FRT Rev 2 00 Mar 09 2006 page 542 of 906 REJ09B0292 0200 ...
Page 582: ...Section 13 Watchdog Timer WDT Rev 2 00 Mar 09 2006 page 556 of 906 REJ09B0292 0200 ...
Page 706: ...Section 16 Serial I O SIO Rev 2 00 Mar 09 2006 page 680 of 906 REJ09B0292 0200 ...
Page 820: ...Section 19 Pin Function Controller PFC Rev 2 00 Mar 09 2006 page 794 of 906 REJ09B0292 0200 ...
Page 932: ...Appendix D Package Dimensions Rev 2 00 Mar 09 2006 page 906 of 906 REJ09B0292 0200 ...
Page 935: ...SH7616 Hardware Manual ...