Section 18 User Debug Interface (H-UDI)
Rev. 2.00 Mar 09, 2006 page 756 of 906
REJ09B0292-0200
Table 18.4 Instruction Configuration
Bit 15:
TS3
Bit 14:
TS2
Bit 13:
TS1
Bit 12:
TS0
Description
0
0
0
0
EXTEST mode
1
Reserved
1
0
CLAMP mode
1
HIGHZ mode
1
0
0
SAMPLE/PRELOAD mode
1
Reserved
1
0
Reserved
1
Reserved
1
0
0
0
Reserved
1
Reserved
1
0
H-UDI interrupt
1
Reserved
1
0
0
Reserved
1
Reserved
1
0
IDCODE mode
(Initial value)
1
BYPASS mode
Bits 11 to 0—Reserved: These bits are always read as 0. The write value should always be 0.
Summary of Contents for SH7616
Page 10: ...Rev 2 00 Mar 09 2006 page x of xxvi ...
Page 132: ...Section 2 CPU Rev 2 00 Mar 09 2006 page 106 of 906 REJ09B0292 0200 ...
Page 568: ...Section 12 16 Bit Free Running Timer FRT Rev 2 00 Mar 09 2006 page 542 of 906 REJ09B0292 0200 ...
Page 582: ...Section 13 Watchdog Timer WDT Rev 2 00 Mar 09 2006 page 556 of 906 REJ09B0292 0200 ...
Page 706: ...Section 16 Serial I O SIO Rev 2 00 Mar 09 2006 page 680 of 906 REJ09B0292 0200 ...
Page 820: ...Section 19 Pin Function Controller PFC Rev 2 00 Mar 09 2006 page 794 of 906 REJ09B0292 0200 ...
Page 932: ...Appendix D Package Dimensions Rev 2 00 Mar 09 2006 page 906 of 906 REJ09B0292 0200 ...
Page 935: ...SH7616 Hardware Manual ...