Section 15 Serial I/O with FIFO (SIOF)
Rev. 2.00 Mar 09, 2006 page 659 of 906
REJ09B0292-0200
STXD
STS
STCK
SITSR
SITDR
TDRE
C[7:0]
C[6:0]
C[5:0]
C[7:0]
D[7:0]
D[7:0]
E[7:0]
C[0]
D[7:0]
D[6:0]
C[7]
C[6]
C[5]
D[7]
D[6]
C[0]
D[5]
D[4]
D[5:0]
D[4:0]
Set to 1 when the amount of data in SITDR is
less than or equal to the setting of bits
TFWM3 to TFWM0 in SIFCR
Note: TM = 1: STS is output
DL = 0: 8-bit data transfer
SE = 0: Asynchronous transfer, no start signal mode
LM = 0: MSB first
TRMD = 0: LSB of transmitted primary data is value in SITDR
Cleared to 0 when an amount of data exceeding
the setting of bits TFWM3 to TFWM0 in SIFCR
has been written to SITDR
Synchronous internal clock
Undefined
Figure 15.9 Transmission: Continuous Transfer Mode (TM = 1 Mode)/MSB First
Figure 15.10 shows interval transfer mode when TM is cleared to 0 in SICTR and with LSB first.
Figure 15.11 shows continuous transfer mode when TM is cleared to 0 in SICTR and with LSB
first.
Figure 15.12 shows interval transfer mode when TM is set to 1 in SICTR and with LSB first.
Figure 15.13 shows continuous transfer mode when TM is set to 1 in SICTR and with LSB first.
Summary of Contents for SH7616
Page 10: ...Rev 2 00 Mar 09 2006 page x of xxvi ...
Page 132: ...Section 2 CPU Rev 2 00 Mar 09 2006 page 106 of 906 REJ09B0292 0200 ...
Page 568: ...Section 12 16 Bit Free Running Timer FRT Rev 2 00 Mar 09 2006 page 542 of 906 REJ09B0292 0200 ...
Page 582: ...Section 13 Watchdog Timer WDT Rev 2 00 Mar 09 2006 page 556 of 906 REJ09B0292 0200 ...
Page 706: ...Section 16 Serial I O SIO Rev 2 00 Mar 09 2006 page 680 of 906 REJ09B0292 0200 ...
Page 820: ...Section 19 Pin Function Controller PFC Rev 2 00 Mar 09 2006 page 794 of 906 REJ09B0292 0200 ...
Page 932: ...Appendix D Package Dimensions Rev 2 00 Mar 09 2006 page 906 of 906 REJ09B0292 0200 ...
Page 935: ...SH7616 Hardware Manual ...