Section 14 Serial Communication Interface with FIFO (SCIF)
Rev. 2.00 Mar 09, 2006 page 579 of 906
REJ09B0292-0200
SCSMR Settings
n
Clock
CKS1
CKS0
0
P
φ
0
0
1
P
φ
/4
1
2
P
φ
/16
1
0
3
P
φ
/64
1
The bit rate error in asynchronous mode is found from the following equations:
Error (%) =
(N + 1)
×
B
×
64
×
2
2n–1
– 1
×
100
P
φ ×
10
6
(When operating on a base clock of 16 times the bit rate)
Error (%) =
(N + 1)
×
B
×
32
×
2
2n–1
– 1
×
100
P
φ ×
10
6
(When operating on a base clock of 8 times the bit rate)
Error (%) =
(N + 1)
×
B
×
16
×
2
2n–1
– 1
×
100
P
φ ×
10
6
(When operating on a base clock of 4 times the bit rate)
Table 14.3 shows sample SCBRR settings in asynchronous mode, and table 14.4 shows sample
SCBRR settings in synchronous mode. In both tables, the values are for operation on a base clock
of 16 times the bit rate.
Summary of Contents for SH7616
Page 10: ...Rev 2 00 Mar 09 2006 page x of xxvi ...
Page 132: ...Section 2 CPU Rev 2 00 Mar 09 2006 page 106 of 906 REJ09B0292 0200 ...
Page 568: ...Section 12 16 Bit Free Running Timer FRT Rev 2 00 Mar 09 2006 page 542 of 906 REJ09B0292 0200 ...
Page 582: ...Section 13 Watchdog Timer WDT Rev 2 00 Mar 09 2006 page 556 of 906 REJ09B0292 0200 ...
Page 706: ...Section 16 Serial I O SIO Rev 2 00 Mar 09 2006 page 680 of 906 REJ09B0292 0200 ...
Page 820: ...Section 19 Pin Function Controller PFC Rev 2 00 Mar 09 2006 page 794 of 906 REJ09B0292 0200 ...
Page 932: ...Appendix D Package Dimensions Rev 2 00 Mar 09 2006 page 906 of 906 REJ09B0292 0200 ...
Page 935: ...SH7616 Hardware Manual ...