Section 7 Bus State Controller (BSC)
Rev. 2.00 Mar 09, 2006 page 272 of 906
REJ09B0292-0200
•
For synchronous DRAM interface
Bit 7: AMX2
Bit 5: AMX1
Bit 4: AMX0
Description
0
0
0
16-Mbit DRAM (1 M
×
16 bits),
64-Mbit DRAM (2 M
×
32 bits)
*
2
1
16-Mbit DRAM (2 M
×
8 bits)
*
1
1
0
16-Mbit DRAM (4 M
×
4 bits)
*
1
1
4-Mbit DRAM (256 k
×
16 bits)
1
0
0
64-Mbit DRAM (4 M
×
16 bits),
128-Mbit DRAM (4 M × 32 bits)
*
3
1
64-Mbit DRAM (8 M
×
8 bits)
*
1
,
128-Mbit DRAM (8 M × 16 bits)
*
1
*
4
256-Mbit DRAM (8 M × 32 bits)
*
1
*
4
1
0
Reserved (do not set)
1
2-Mbit DRAM (128 k
×
16 bits)
Notes: 1. Reserved. Do not set when SZ bit in MCR is 0 (16-bit bus width).
2. See sction 7.5.11 for the method of connection to a 64-Mbit DRAM with a 2 M × 32-bit
configuration.
3. See figure 7.2 for the method of connection to a 128-Mbit DRAM with a 4 M × 32-bit
configuration.
4. In the case of a 128-Mbit DRAM (8 M × 16-bit), connect to two 128 M bit DRAM
5. s (8 M × 16-bit) by 32-bit data width as Figure2.
5. See figure 7.4 for the method of connection to a 256-Mbit DRAM with an 8 M × 32-bit
configuration.
Summary of Contents for SH7616
Page 10: ...Rev 2 00 Mar 09 2006 page x of xxvi ...
Page 132: ...Section 2 CPU Rev 2 00 Mar 09 2006 page 106 of 906 REJ09B0292 0200 ...
Page 568: ...Section 12 16 Bit Free Running Timer FRT Rev 2 00 Mar 09 2006 page 542 of 906 REJ09B0292 0200 ...
Page 582: ...Section 13 Watchdog Timer WDT Rev 2 00 Mar 09 2006 page 556 of 906 REJ09B0292 0200 ...
Page 706: ...Section 16 Serial I O SIO Rev 2 00 Mar 09 2006 page 680 of 906 REJ09B0292 0200 ...
Page 820: ...Section 19 Pin Function Controller PFC Rev 2 00 Mar 09 2006 page 794 of 906 REJ09B0292 0200 ...
Page 932: ...Appendix D Package Dimensions Rev 2 00 Mar 09 2006 page 906 of 906 REJ09B0292 0200 ...
Page 935: ...SH7616 Hardware Manual ...