Section 7 Bus State Controller (BSC)
Rev. 2.00 Mar 09, 2006 page 251 of 906
REJ09B0292-0200
7.1.2
Block Diagram
Figure 7.1 shows a block diagram of the BSC.
Area
control
unit
MCR
BSC
RTCSR
RTCNT
RTCOR
Comparator
Memory
control
unit
WCR1
WCR2
WCR3
Wait
control
unit
WAIT
CS4
–
CS0
BS
STATS1, 0
RD
CAS
RAS
RD/
WR
WE3
–
WE0
CKE
REFOUT
IVECF
Interrupt
controller
Peripheral bus
Module bus
Internal bus
Bus
interface
WCR: Wait control register
RTCSR: Refresh timer control/status register
BCR: Bus control register
RTCNT: Refresh timer counter
MCR: Individual memory control register
RTCOR: Refresh time constant register
CMI interrupt request
BCR1
BCR2
BCR3
Figure 7.1 BSC Block Diagram
Summary of Contents for SH7616
Page 10: ...Rev 2 00 Mar 09 2006 page x of xxvi ...
Page 132: ...Section 2 CPU Rev 2 00 Mar 09 2006 page 106 of 906 REJ09B0292 0200 ...
Page 568: ...Section 12 16 Bit Free Running Timer FRT Rev 2 00 Mar 09 2006 page 542 of 906 REJ09B0292 0200 ...
Page 582: ...Section 13 Watchdog Timer WDT Rev 2 00 Mar 09 2006 page 556 of 906 REJ09B0292 0200 ...
Page 706: ...Section 16 Serial I O SIO Rev 2 00 Mar 09 2006 page 680 of 906 REJ09B0292 0200 ...
Page 820: ...Section 19 Pin Function Controller PFC Rev 2 00 Mar 09 2006 page 794 of 906 REJ09B0292 0200 ...
Page 932: ...Appendix D Package Dimensions Rev 2 00 Mar 09 2006 page 906 of 906 REJ09B0292 0200 ...
Page 935: ...SH7616 Hardware Manual ...