Section 16 Serial I/O (SIO)
Rev. 2.00 Mar 09, 2006 page 671 of 906
REJ09B0292-0200
16.2.5
Serial Control Register (SICTR)
Bit:
15
14
13
12
11
10
9
8
—
—
—
—
—
—
—
—
Initial value:
0
0
0
0
0
0
0
0
R/W:
R
R
R
R
R
R
R
R
Bit:
7
6
5
4
3
2
1
0
—
TM
SE
DL
TIE
RIE
TE
RE
Initial value:
0
0
0
0
0
0
0
0
R/W:
R
R/W
R/W
R/W
R/W
R/W
R/W
R/W
SICTR is a 16-bit register used to set parameters for serial port control. SICTR is initialized to
H'0000 by a reset.
When modifying bit 4, 5, or 6 (TM, SE, or DL), TE and RE should be cleared to 0 beforehand.
Bits 15 to 7—Reserved: These bits are always read as 0. The write value should always be 0.
Bit 6—Transfer Mode Control (TM): Specifies whether the transmission synchronization signal is
to be input from an external source or generated internally by the chip. When this flag is cleared,
the transmission synchronization signal is STS pin input. When this flag is set, the transmission
synchronization signal is generated by the chip, and is output to an external device from the STS
pin. This bit does not affect reception.
Bit 6: TM
Description
0
External signal input from STS pin is used as transmission start indication
(Initial value)
1
Internal signal output from STS pin is used as transmission start indication
Bit 5—Synchronization Signal Enable (SE): Specifies whether the synchronization signals are to
be used for all serial data transfers, or only for the first transfer.
When this bit is cleared to 0, the synchronization signals (SRS and STS) are necessary only for the
first data transfer, and are not required for subsequent transfers. When this bit is set to 1, the
synchronization signals are necessary for all data transfers.
Bit 5: SE
Description
0
Continuous mode: SRS and STS are used only for the first data transfer
(Initial value)
1
Interval mode: SRS and STS are used for all data transfers
Summary of Contents for SH7616
Page 10: ...Rev 2 00 Mar 09 2006 page x of xxvi ...
Page 132: ...Section 2 CPU Rev 2 00 Mar 09 2006 page 106 of 906 REJ09B0292 0200 ...
Page 568: ...Section 12 16 Bit Free Running Timer FRT Rev 2 00 Mar 09 2006 page 542 of 906 REJ09B0292 0200 ...
Page 582: ...Section 13 Watchdog Timer WDT Rev 2 00 Mar 09 2006 page 556 of 906 REJ09B0292 0200 ...
Page 706: ...Section 16 Serial I O SIO Rev 2 00 Mar 09 2006 page 680 of 906 REJ09B0292 0200 ...
Page 820: ...Section 19 Pin Function Controller PFC Rev 2 00 Mar 09 2006 page 794 of 906 REJ09B0292 0200 ...
Page 932: ...Appendix D Package Dimensions Rev 2 00 Mar 09 2006 page 906 of 906 REJ09B0292 0200 ...
Page 935: ...SH7616 Hardware Manual ...