Section 1 Overview
Rev. 2.00 Mar 09, 2006 page 30 of 906
REJ09B0292-0200
Table 1.4
Power-Down State
State
Mode
Entering
Conditions
Clock
CPU
On-chip
Supporting
Modules
CPU
Registers
On-Chip
Cache or
On-Chip
RAM
Exiting
Conditions
Sleep
mode
Executing
SLEEP
instruction
while SBY bit
is cleared in
SBYCR1
Operating
Halted
Operating
Held
Held
1. Interrupt
2. DMA address
error
3. Power-on reset
4. Manual reset
Standby
mode
Executing
SLEEP
instruction
while SBY
bit is set in
SBYCR1
Halted
Halted
Halted and
initialized
*
1
Held
Undefined
1. NMI interrupt
2. Power-on reset
3. Manual reset
Module
standby
function
Setting
MSTP bit
corresponding
to individual
module
Operating
Operating
(DSP
halted)
Clock supply
to specified
module
halted,
module
initialized
*
2
Held
Held
1. Clearing MSTP
bit
2. Power-on reset
3. Manual reset
Notes: 1. Depends on individual supporting module or pin.
2. DMAC and DSP registers and specified module interrupt vectors retain their set values.
Summary of Contents for SH7616
Page 10: ...Rev 2 00 Mar 09 2006 page x of xxvi ...
Page 132: ...Section 2 CPU Rev 2 00 Mar 09 2006 page 106 of 906 REJ09B0292 0200 ...
Page 568: ...Section 12 16 Bit Free Running Timer FRT Rev 2 00 Mar 09 2006 page 542 of 906 REJ09B0292 0200 ...
Page 582: ...Section 13 Watchdog Timer WDT Rev 2 00 Mar 09 2006 page 556 of 906 REJ09B0292 0200 ...
Page 706: ...Section 16 Serial I O SIO Rev 2 00 Mar 09 2006 page 680 of 906 REJ09B0292 0200 ...
Page 820: ...Section 19 Pin Function Controller PFC Rev 2 00 Mar 09 2006 page 794 of 906 REJ09B0292 0200 ...
Page 932: ...Appendix D Package Dimensions Rev 2 00 Mar 09 2006 page 906 of 906 REJ09B0292 0200 ...
Page 935: ...SH7616 Hardware Manual ...