Section 7 Bus State Controller (BSC)
Rev. 2.00 Mar 09, 2006 page 318 of 906
REJ09B0292-0200
Tp
Trr
CKIO
A10
CS2
or
CS3
RAS
CAS
RD/
WR
DQMxx
Trc
Trc
Trc
Tre
Figure 7.33 Auto-Refresh Timing
Self-Refreshes:
The self-refresh mode is a type of standby mode that produces refresh timing and
refresh addresses within the synchronous DRAM. It is started up by setting the RMODE and
RFSH bits to 1. The synchronous DRAM is in self-refresh mode when the CKE signal level is
low. During the self-refresh, the synchronous DRAM cannot be accessed. To clear the self-refresh,
set the RMODE bit to 0. After self-refresh mode is cleared, issuing of commands is prohibited for
the number of cycles specified in the TRAS1 and TRAS0 bits in MCR. Figure 7.34 shows the self-
refresh timing. Settings must be made so that self-refresh clearing and data retention are
performed correctly, and auto-refreshing is performed without delay at the correct intervals. When
self-refresh mode is entered while the synchronous DRAM is set for auto-refresh or when leaving
the standby mode with a manual reset or NMI, auto-refresh can be re-started if RFSH is 1 and
RMODE is 0 when the self-refresh mode is cleared. When time is required between clearing the
self-refresh mode and starting the auto-refresh mode, this time must be reflected in the initial
RTCNT setting. When the RTCNT value is set to RTCOR – 1, the refresh can be started
immediately.
If the standby function of the chip is used to enter the standby mode after the self-refresh mode is
set, the self-refresh state continues; the self-refresh state will also be maintained after returning
from a standby using an NMI. A manual reset cannot be used to exit the self-refresh state either.
During a power-on reset, the bus state controller register is initialized, so the self-refresh state is
ended.
Summary of Contents for SH7616
Page 10: ...Rev 2 00 Mar 09 2006 page x of xxvi ...
Page 132: ...Section 2 CPU Rev 2 00 Mar 09 2006 page 106 of 906 REJ09B0292 0200 ...
Page 568: ...Section 12 16 Bit Free Running Timer FRT Rev 2 00 Mar 09 2006 page 542 of 906 REJ09B0292 0200 ...
Page 582: ...Section 13 Watchdog Timer WDT Rev 2 00 Mar 09 2006 page 556 of 906 REJ09B0292 0200 ...
Page 706: ...Section 16 Serial I O SIO Rev 2 00 Mar 09 2006 page 680 of 906 REJ09B0292 0200 ...
Page 820: ...Section 19 Pin Function Controller PFC Rev 2 00 Mar 09 2006 page 794 of 906 REJ09B0292 0200 ...
Page 932: ...Appendix D Package Dimensions Rev 2 00 Mar 09 2006 page 906 of 906 REJ09B0292 0200 ...
Page 935: ...SH7616 Hardware Manual ...