Section 9 Ethernet Controller (EtherC)
Rev. 2.00 Mar 09, 2006 page 381 of 906
REJ09B0292-0200
Bit 12—Permit Receive CRC Error Frame (PRCEF): Specifies the treatment of a receive frame
containing a CRC error.
Bit 12: PRCEF
Description
0
Reception of a frame with a CRC error is treated as an error
(Initial value)
1
Reception of a frame with a CRC error is not treated as an error
Note: When this bit is set to 1, the CRC error frame counter register (CEFCR: see section 9.2.14)
is not incremented when a CRC error is detected.
Bits 11 and 10—Reserved: These bits are always read as 0. The write value should always be 0.
Bit 9—Magic Packet Detection Enable (MPDE): Enables or disables Magic Packet detection by
hardware to allow activation from the Ethernet. When the Magic Packet is detected, it is reflected
to the EtherC status register and the WOL pin notifies peripheral LSIs that the Magic Packet has
been received.
Bit 9: MPDE
Description
0
Magic Packet detection is not enabled
(Initial value)
1
Magic Packet detection is enabled
Bits 8 and 7—Reserved: These bits are always read as 0. The write value should always be 0.
Bit 6—Receiver Enable (RE): Enables or disables the receiver.
Bit 6: RE
Description
0
Receiver is disabled
(Initial value)
1
Receiver is enabled
Note: If a switch is made from the receiver-enabled state (RE = 1) to the receiver-disabled state
(RE = 0) while a frame is being received, the receiver will not be disabled until reception of
the frame is completed.
Bit 5—Transmitter Enable (TE): Enables or disables the transmitter.
Bit 5: TE
Description
0
Transmitter is disabled
(Initial value)
1
Transmitter is enabled
Note: If a switch is made from the transmitter-enabled state (TE = 1) to the transmitter-disabled
state (TE = 0) while a frame is being transmitted, the transmitter will not be disabled until
transmission of the frame is completed.
Summary of Contents for SH7616
Page 10: ...Rev 2 00 Mar 09 2006 page x of xxvi ...
Page 132: ...Section 2 CPU Rev 2 00 Mar 09 2006 page 106 of 906 REJ09B0292 0200 ...
Page 568: ...Section 12 16 Bit Free Running Timer FRT Rev 2 00 Mar 09 2006 page 542 of 906 REJ09B0292 0200 ...
Page 582: ...Section 13 Watchdog Timer WDT Rev 2 00 Mar 09 2006 page 556 of 906 REJ09B0292 0200 ...
Page 706: ...Section 16 Serial I O SIO Rev 2 00 Mar 09 2006 page 680 of 906 REJ09B0292 0200 ...
Page 820: ...Section 19 Pin Function Controller PFC Rev 2 00 Mar 09 2006 page 794 of 906 REJ09B0292 0200 ...
Page 932: ...Appendix D Package Dimensions Rev 2 00 Mar 09 2006 page 906 of 906 REJ09B0292 0200 ...
Page 935: ...SH7616 Hardware Manual ...