Section 7 Bus State Controller (BSC)
Rev. 2.00 Mar 09, 2006 page 336 of 906
REJ09B0292-0200
Tr
CKIO
A24–A16
A15–A1
RD/
WR
RAS
CASn
D15–D0
CAS
/
OE
D15–D0
CAS
/
OE
DACKn
*
Tc1
Tc2
Tc1
Tc2
Tc1
Tc2
Tc1
Tc2
(Tpc)
Read
Note:
*
DACKn waveform when active-low is specified
Write
Column address
Column address
Column address
Column address
Row
address
Row address
High
Figure 7.49 DRAM EDO Mode Burst Access Timing
7.6.7
DRAM Single Transfer
Wait states equivalent to the value set in bits DSWW1 and DSWW0 in BCR3 can be inserted
between DACKn assertion and
CASn
assertion in a write in DMA single address transfer mode.
Inserting wait states allows the data setup time for external device memory. Figure 7.50 shows the
write cycle timing in DMA single transfer mode when DSWW1/DSWW0 = 01 and RASD = 1.
The DMA single transfer mode read cycle is the same as a CPU or DMA dual transfer mode read
cycle.
Summary of Contents for SH7616
Page 10: ...Rev 2 00 Mar 09 2006 page x of xxvi ...
Page 132: ...Section 2 CPU Rev 2 00 Mar 09 2006 page 106 of 906 REJ09B0292 0200 ...
Page 568: ...Section 12 16 Bit Free Running Timer FRT Rev 2 00 Mar 09 2006 page 542 of 906 REJ09B0292 0200 ...
Page 582: ...Section 13 Watchdog Timer WDT Rev 2 00 Mar 09 2006 page 556 of 906 REJ09B0292 0200 ...
Page 706: ...Section 16 Serial I O SIO Rev 2 00 Mar 09 2006 page 680 of 906 REJ09B0292 0200 ...
Page 820: ...Section 19 Pin Function Controller PFC Rev 2 00 Mar 09 2006 page 794 of 906 REJ09B0292 0200 ...
Page 932: ...Appendix D Package Dimensions Rev 2 00 Mar 09 2006 page 906 of 906 REJ09B0292 0200 ...
Page 935: ...SH7616 Hardware Manual ...