Section 22 Electrical Characteristics
Rev. 2.00 Mar 09, 2006 page 844 of 906
REJ09B0292-0200
Address
upper bits
Address
lower bits
BS
CKIO
T
p
T
pw
T
r
T
rw
T
c
CSn
RD/
WR
RD
WEn
⋅
DQMxx
D31–D0
DACKn
*
WAIT
RAS
CAS
⋅
OE
CKE
t
RWD
t
DQMD
t
RASD1
t
RASD1
Note:
*
DACKn waveform when active-high is specified
Figure 22.29 Synchronous DRAM Write Bus Cycle
(Bank Active, Different Row Access, TRP = 2 Cycles, RCD = 2 Cycles)
Summary of Contents for SH7616
Page 10: ...Rev 2 00 Mar 09 2006 page x of xxvi ...
Page 132: ...Section 2 CPU Rev 2 00 Mar 09 2006 page 106 of 906 REJ09B0292 0200 ...
Page 568: ...Section 12 16 Bit Free Running Timer FRT Rev 2 00 Mar 09 2006 page 542 of 906 REJ09B0292 0200 ...
Page 582: ...Section 13 Watchdog Timer WDT Rev 2 00 Mar 09 2006 page 556 of 906 REJ09B0292 0200 ...
Page 706: ...Section 16 Serial I O SIO Rev 2 00 Mar 09 2006 page 680 of 906 REJ09B0292 0200 ...
Page 820: ...Section 19 Pin Function Controller PFC Rev 2 00 Mar 09 2006 page 794 of 906 REJ09B0292 0200 ...
Page 932: ...Appendix D Package Dimensions Rev 2 00 Mar 09 2006 page 906 of 906 REJ09B0292 0200 ...
Page 935: ...SH7616 Hardware Manual ...