Section 7 Bus State Controller (BSC)
Rev. 2.00 Mar 09, 2006 page 353 of 906
REJ09B0292-0200
CKIO
Address
CPU
CPU
E-DMAC
E-DMAC
E-DMAC G-DMAC G-DMAC G-DMAC
E-DMAC
STATS1, 0
00
10
01
CSn
Note: In on-chip I/O
→
on-chip RAM or on-chip I/O
→
memory transfers using the DMAC,
accesses to on-chip I/O and on-chip RAM are included in the “Others” category.
Figure 7.59 STATS Output Timing
7.10.4
BUSHiZ
BUSHiZ
BUSHiZ
BUSHiZ
Specification
The
BUSHiZ
pin is needed when the SH7616 is connected to a PCI controller via a PCI bridge,
and the PCI master and SH7616 share local memory on the SH7616 bus. By using this pin in
combination with the
WAIT
pin, it is possible to place the bus and specific control signals in the
high-impedance state while keeping the SH7616's internal state halted. The conditions for
establishing the high-impedance state, the applicable pins, and the bus timing (figure 7.60) are
shown below. See the Application Note for an example of PCI bridge connection.
•
High-impedance conditions: Not dependent on BCR settings etc. when
WAIT
= L and
BUSHiZ
= L
•
Applicable pins: A[24:0], D[31:0],
CS3
, RD/WR,
RD
,
RAS
,
CAS
/
OE
, DQMLL/
WE0
,
DQMLU/
WE1
, DQMUL/
WE2
, DQMUU/
WE3
(total of 66 pins)
CKIO
WAIT
BUSHiZ
Target pins
Period
Figure 7.60
BUSHiZ
BUSHiZ
BUSHiZ
BUSHiZ
Bus Timing
1. Can be used when memory is shared by the CPU and an external device.
2. When
BUSHiZ
is asserted after asserting
WAIT
, the CPU appears to release the bus.
3. When it becomes possible to access the shared memory,
BUSHiZ
is negated.
4. When the data is ready,
WAIT
is negated.
This procedure allows the CPU and an external device to share memory.
Summary of Contents for SH7616
Page 10: ...Rev 2 00 Mar 09 2006 page x of xxvi ...
Page 132: ...Section 2 CPU Rev 2 00 Mar 09 2006 page 106 of 906 REJ09B0292 0200 ...
Page 568: ...Section 12 16 Bit Free Running Timer FRT Rev 2 00 Mar 09 2006 page 542 of 906 REJ09B0292 0200 ...
Page 582: ...Section 13 Watchdog Timer WDT Rev 2 00 Mar 09 2006 page 556 of 906 REJ09B0292 0200 ...
Page 706: ...Section 16 Serial I O SIO Rev 2 00 Mar 09 2006 page 680 of 906 REJ09B0292 0200 ...
Page 820: ...Section 19 Pin Function Controller PFC Rev 2 00 Mar 09 2006 page 794 of 906 REJ09B0292 0200 ...
Page 932: ...Appendix D Package Dimensions Rev 2 00 Mar 09 2006 page 906 of 906 REJ09B0292 0200 ...
Page 935: ...SH7616 Hardware Manual ...