Section 21 Power-Down Modes
Rev. 2.00 Mar 09, 2006 page 809 of 906
REJ09B0292-0200
6. When PLL circuit 1 is operational, the WDT starts counting up inside the chip. When PLL
circuit 1 is halted, the WDT is not activated.
7.
When the internal clock stabilizes, the
CKPACK
pin goes high, giving external notification
that the chip can be operated.
The standby state, all on-chip peripheral module states, and all pin states during clock pause are
the same as in the normal standby mode. Figure 21.2 shows the timing chart for the clock pause
function.
CKIO input
CKPREQ/CKM
input
CKPACK
output
Frequency
modification
Clock pause request
cancellation
Clock pause
acceptance
processing
WDT count-up
Normal state
Clock pause state
Figure 21.2 Clock Pause Function Timing Chart (PLL Circuit 1 Operating)
Summary of Contents for SH7616
Page 10: ...Rev 2 00 Mar 09 2006 page x of xxvi ...
Page 132: ...Section 2 CPU Rev 2 00 Mar 09 2006 page 106 of 906 REJ09B0292 0200 ...
Page 568: ...Section 12 16 Bit Free Running Timer FRT Rev 2 00 Mar 09 2006 page 542 of 906 REJ09B0292 0200 ...
Page 582: ...Section 13 Watchdog Timer WDT Rev 2 00 Mar 09 2006 page 556 of 906 REJ09B0292 0200 ...
Page 706: ...Section 16 Serial I O SIO Rev 2 00 Mar 09 2006 page 680 of 906 REJ09B0292 0200 ...
Page 820: ...Section 19 Pin Function Controller PFC Rev 2 00 Mar 09 2006 page 794 of 906 REJ09B0292 0200 ...
Page 932: ...Appendix D Package Dimensions Rev 2 00 Mar 09 2006 page 906 of 906 REJ09B0292 0200 ...
Page 935: ...SH7616 Hardware Manual ...