Section 2 CPU
Rev. 2.00 Mar 09, 2006 page 46 of 906
REJ09B0292-0200
Table 2.4
Source Register Data Formats for DSP Instructions
Guard Bits
Register Bits
Register
Instruction
39–32
31–16
15–0
A0, A1
DSP
operation
Fixed decimal,
PDMSB,
PSHA
40-bit data
Integer
24-bit data
—
Logic, PSHL,
PMULS
—
16-bit data
Data
transfer
MOVX.W,
MOVY.W,
MOVS.W
MOVS.L
32-bit data
A0G, A1G
Data
MOVS.W
Data
—
—
transfer
MOVS.L
X0, X1, Y0,
Y1, M0, M1
DSP
operation
Fixed decimal,
PDMSB,
PSHA
Sign
*
32-bit data
Integer
16-bit data
—
Logic, PSHL,
PMULS
—
Data
MOVS.W
transfer
MOVS.L
32-bit data
Note:
*
The sign is extended and stored in the ALU’s guard bits.
Summary of Contents for SH7616
Page 10: ...Rev 2 00 Mar 09 2006 page x of xxvi ...
Page 132: ...Section 2 CPU Rev 2 00 Mar 09 2006 page 106 of 906 REJ09B0292 0200 ...
Page 568: ...Section 12 16 Bit Free Running Timer FRT Rev 2 00 Mar 09 2006 page 542 of 906 REJ09B0292 0200 ...
Page 582: ...Section 13 Watchdog Timer WDT Rev 2 00 Mar 09 2006 page 556 of 906 REJ09B0292 0200 ...
Page 706: ...Section 16 Serial I O SIO Rev 2 00 Mar 09 2006 page 680 of 906 REJ09B0292 0200 ...
Page 820: ...Section 19 Pin Function Controller PFC Rev 2 00 Mar 09 2006 page 794 of 906 REJ09B0292 0200 ...
Page 932: ...Appendix D Package Dimensions Rev 2 00 Mar 09 2006 page 906 of 906 REJ09B0292 0200 ...
Page 935: ...SH7616 Hardware Manual ...