Section 11 Direct Memory Access Controller (DMAC)
Rev. 2.00 Mar 09, 2006 page 512 of 906
REJ09B0292-0200
Clock
Bus cycle
DMAC
HH
DMAC
HL
DMAC
LH
DACK
HH
DACK
HL
DACK
LH
DACK
LL
1st
acceptance
CPU
DACKn
Blind zone
Blind zone
2nd
acceptance
DMAC
LL
CPU
(Active high)
DREQn
(Active high)
Figure 11.40 When an 8-Bit External Device is Connected (Level Detection)
DREQn Pin Input Detection Timing in Burst Mode:
In burst mode, only edge detection is valid
for DREQn input. Operation is not guaranteed if level detection is set.
With edge detection of DREQn input, once a request is detected, DMA transfer continues until the
transfer end condition is satisfied, regardless of the state of the DREQn pin. Request detection is
not performed during this time. When the transfer start conditions are fulfilled after the end of
transfer, request detection is performed again every cycle.
Clock
DMAC1
DMAC2
CPU
CPU
CPU
DMAC3
DMAC4
DACKn
(Active high)
Blind zone
Acceptance
Bus cycle
Bus DREQn
(Active high)
Figure 11.41 DREQn Pin Input Detection Timing in Burst Mode with Edge Detection
Summary of Contents for SH7616
Page 10: ...Rev 2 00 Mar 09 2006 page x of xxvi ...
Page 132: ...Section 2 CPU Rev 2 00 Mar 09 2006 page 106 of 906 REJ09B0292 0200 ...
Page 568: ...Section 12 16 Bit Free Running Timer FRT Rev 2 00 Mar 09 2006 page 542 of 906 REJ09B0292 0200 ...
Page 582: ...Section 13 Watchdog Timer WDT Rev 2 00 Mar 09 2006 page 556 of 906 REJ09B0292 0200 ...
Page 706: ...Section 16 Serial I O SIO Rev 2 00 Mar 09 2006 page 680 of 906 REJ09B0292 0200 ...
Page 820: ...Section 19 Pin Function Controller PFC Rev 2 00 Mar 09 2006 page 794 of 906 REJ09B0292 0200 ...
Page 932: ...Appendix D Package Dimensions Rev 2 00 Mar 09 2006 page 906 of 906 REJ09B0292 0200 ...
Page 935: ...SH7616 Hardware Manual ...