
Section 7 Bus State Controller (BSC)
Rev. 2.00 Mar 09, 2006 page 305 of 906
REJ09B0292-0200
Tap cycles can be set respectively in MCR by bits TRWL1 and TRWL0, and bits TRP1 and
TRP0.
When a single write is performed in burst write mode, the synchronous DRAM setting is for a
burst length of 4. After data is written in Tc1, empty writes are performed in Tc2, Tc3, and Tc4 by
driving the DQMxx signal high.
These empty cycles increase the memory access time and tend to reduce program execution speed
and DMA transfer speed. Therefore, unnecessary cache-through area accesses should be avoided,
and copy-back should be selected for the cache setting. Also, in DMA transfer, it is important to
use a data structure that allows transfer in 16-bit units.
Tr
Tc1
CKIO
A24–A11
A10
A9–A1
CS2
or
CS3
RAS
CAS
RD/
WR
DQMxx
D31–D0
DACKn
*
Tc2
Tc3
Tc4
Trwl
Tap
Note:
*
DACKn waveform when active-low is specified.
Figure 7.26 (a) Basic Burst Write Timing (Auto-Precharge) I
φφφφ
: E
φφφφ
other than 1 : 1
Summary of Contents for SH7616
Page 10: ...Rev 2 00 Mar 09 2006 page x of xxvi ...
Page 132: ...Section 2 CPU Rev 2 00 Mar 09 2006 page 106 of 906 REJ09B0292 0200 ...
Page 568: ...Section 12 16 Bit Free Running Timer FRT Rev 2 00 Mar 09 2006 page 542 of 906 REJ09B0292 0200 ...
Page 582: ...Section 13 Watchdog Timer WDT Rev 2 00 Mar 09 2006 page 556 of 906 REJ09B0292 0200 ...
Page 706: ...Section 16 Serial I O SIO Rev 2 00 Mar 09 2006 page 680 of 906 REJ09B0292 0200 ...
Page 820: ...Section 19 Pin Function Controller PFC Rev 2 00 Mar 09 2006 page 794 of 906 REJ09B0292 0200 ...
Page 932: ...Appendix D Package Dimensions Rev 2 00 Mar 09 2006 page 906 of 906 REJ09B0292 0200 ...
Page 935: ...SH7616 Hardware Manual ...