Section 7 Bus State Controller (BSC)
Rev. 2.00 Mar 09, 2006 page 308 of 906
REJ09B0292-0200
after this is detected. Both banks will become inactive even in the bank active mode after the
refresh cycle ends or after the bus is released by bus arbitration.
Tr
Tc
CKIO
A24–A11
A10
A9–A1
CS3
RAS
CAS
RD
/WR
DQMxx
D31–D0
DACKn
*
Td1
Td2
Td3
Td4
Tde
Note:
*
DACKn waveform when active-low is specified.
Figure 7.27 (a) Burst Read Timing (No Precharge) I
φφφφ
: E
φφφφ
other than 1 : 1
Summary of Contents for SH7616
Page 10: ...Rev 2 00 Mar 09 2006 page x of xxvi ...
Page 132: ...Section 2 CPU Rev 2 00 Mar 09 2006 page 106 of 906 REJ09B0292 0200 ...
Page 568: ...Section 12 16 Bit Free Running Timer FRT Rev 2 00 Mar 09 2006 page 542 of 906 REJ09B0292 0200 ...
Page 582: ...Section 13 Watchdog Timer WDT Rev 2 00 Mar 09 2006 page 556 of 906 REJ09B0292 0200 ...
Page 706: ...Section 16 Serial I O SIO Rev 2 00 Mar 09 2006 page 680 of 906 REJ09B0292 0200 ...
Page 820: ...Section 19 Pin Function Controller PFC Rev 2 00 Mar 09 2006 page 794 of 906 REJ09B0292 0200 ...
Page 932: ...Appendix D Package Dimensions Rev 2 00 Mar 09 2006 page 906 of 906 REJ09B0292 0200 ...
Page 935: ...SH7616 Hardware Manual ...