Section 17 16-Bit Timer Pulse Unit (TPU)
Rev. 2.00 Mar 09, 2006 page 694 of 906
REJ09B0292-0200
TIOR0L
Channel
Bit 7:
IOD3
Bit 6:
IOD2
Bit 5:
IOD1
Bit 4:
IOD0 Description
0
0
0
0
0
Output disabled
(Initial value)
1
Initial output is 0 0 output at compare match
1
0
output
1 output at compare match
1
TGR0D
isoutput
compare
register
*
1
Toggle output at compare
match
1
0
0
Output disabled
1
Initial output is 1 0 output at compare match
1
0
output
1 output at compare match
1
Toggle output at compare
match
1
0
0
0
Capture input
Input capture at rising edge
1
source is
Input capture at falling edge
1
*
TIOCD0 pin
Input capture at both edges
1
*
*
TGR0D is
input
capture
register
*
1
Setting prohibited
*
: Don’t care
Note: 1. When the BFB bit in TMDR0 is set to 1 and TGR0D is used as a buffer register, this
setting is invalid and input capture/output compare is not generated.
Summary of Contents for SH7616
Page 10: ...Rev 2 00 Mar 09 2006 page x of xxvi ...
Page 132: ...Section 2 CPU Rev 2 00 Mar 09 2006 page 106 of 906 REJ09B0292 0200 ...
Page 568: ...Section 12 16 Bit Free Running Timer FRT Rev 2 00 Mar 09 2006 page 542 of 906 REJ09B0292 0200 ...
Page 582: ...Section 13 Watchdog Timer WDT Rev 2 00 Mar 09 2006 page 556 of 906 REJ09B0292 0200 ...
Page 706: ...Section 16 Serial I O SIO Rev 2 00 Mar 09 2006 page 680 of 906 REJ09B0292 0200 ...
Page 820: ...Section 19 Pin Function Controller PFC Rev 2 00 Mar 09 2006 page 794 of 906 REJ09B0292 0200 ...
Page 932: ...Appendix D Package Dimensions Rev 2 00 Mar 09 2006 page 906 of 906 REJ09B0292 0200 ...
Page 935: ...SH7616 Hardware Manual ...