Section 15 Serial I/O with FIFO (SIOF)
Rev. 2.00 Mar 09, 2006 page 662 of 906
REJ09B0292-0200
B[7]
A[7]
A[7:0]
A[7:0]
A[7:1]
Set to 1 when an amount of data equal to or greater than
the setting of bits RFWM3 to RFWM0 in SIFCR is received
A[7]
A[6]
A[0]
B[7]
B[6]
Invalid
B[0]
C[7]
C[6]
C[0]
SRXD
SRS
SRCK
SIRSR
SIRDR
RDRF
SIRCDR
Undefined
B[7:1]
C[7:0]
C[7:0]
C[7:1]
C[7]
Invalid
B[7:0]
E[7:0]
D[7:0]
D[6:0]
D[0]
D[7:0]
E[7:0]
E[7:0]
F[7:0]
F[7:0]
F[7:0]
D[7]
D[6]
D[0]
E[7]
E[6]
E[0]
Z[7]
Z[6]
Z[0]
STXD
STS
STCK
SITSR
SITDR
TDRE
SITCDR
Undefined
E[6:0]
Z[7:0]
Z[7:0]
Z[7:0]
Z[7:0]
Z[6:0]
Z[7:0]
E[0]
F[7:0]
Z[0]
Note:
TM = 0: STS is input
DL = 0: 8-bit data transfer
SE = 1: Synchronous transfer in start signal mode
LM = 0: MSB first
TRMD = 1: LSB of transmitted primary data is 0
Set to 1 when the amount of data in SITDR is less than or equal to
the setting of bits TFWM3 to TFWM0 in SIFCR
Invalid
B[7:0]
B[7:0]
Synchronous internal clock
Synchronous internal clock
Figure 15.14 Transmission: TRMD = 1 Mode
Summary of Contents for SH7616
Page 10: ...Rev 2 00 Mar 09 2006 page x of xxvi ...
Page 132: ...Section 2 CPU Rev 2 00 Mar 09 2006 page 106 of 906 REJ09B0292 0200 ...
Page 568: ...Section 12 16 Bit Free Running Timer FRT Rev 2 00 Mar 09 2006 page 542 of 906 REJ09B0292 0200 ...
Page 582: ...Section 13 Watchdog Timer WDT Rev 2 00 Mar 09 2006 page 556 of 906 REJ09B0292 0200 ...
Page 706: ...Section 16 Serial I O SIO Rev 2 00 Mar 09 2006 page 680 of 906 REJ09B0292 0200 ...
Page 820: ...Section 19 Pin Function Controller PFC Rev 2 00 Mar 09 2006 page 794 of 906 REJ09B0292 0200 ...
Page 932: ...Appendix D Package Dimensions Rev 2 00 Mar 09 2006 page 906 of 906 REJ09B0292 0200 ...
Page 935: ...SH7616 Hardware Manual ...