Section 7 Bus State Controller (BSC)
Rev. 2.00 Mar 09, 2006 page 288 of 906
REJ09B0292-0200
Table 7.5
CSn Spaces and Tw Specification Bits
BCR3
BCR1
WCR1
WCR2
Tw
CS0
A0LW2
A0LW1
A0LW0
W01
W00
—
—
0–14
CS1
A1LW2
A1LW1
A2LW0
W11
W10
—
—
0–14
CS2
AHLW2
AHLW1
AHLW0
W21
W20
—
—
0–14
CS3
AHLW2
AHLW1
AHLW0
W31
W30
—
—
0–14
CS4
A4LW2
A4LW1
A4LW0
—
—
W41
W40
0–14
When a wait is specified by software using WCR1 and WCR2 (Wn1, Wn0), and the external wait
mask bit (AnWM) is cleared to 0 in WCR2, the wait input
WAIT
signal from outside is sampled.
Figure 7.17 shows
WAIT
signal sampling. A 2-cycle wait is specified as a software wait. The
sampling is performed when the Tw state shifts to the T2 state, so there is no effect even when the
WAIT
signal is asserted in the T1 cycle or the first Tw cycle. The
WAIT
signal is sampled at the
clock fall.
Summary of Contents for SH7616
Page 10: ...Rev 2 00 Mar 09 2006 page x of xxvi ...
Page 132: ...Section 2 CPU Rev 2 00 Mar 09 2006 page 106 of 906 REJ09B0292 0200 ...
Page 568: ...Section 12 16 Bit Free Running Timer FRT Rev 2 00 Mar 09 2006 page 542 of 906 REJ09B0292 0200 ...
Page 582: ...Section 13 Watchdog Timer WDT Rev 2 00 Mar 09 2006 page 556 of 906 REJ09B0292 0200 ...
Page 706: ...Section 16 Serial I O SIO Rev 2 00 Mar 09 2006 page 680 of 906 REJ09B0292 0200 ...
Page 820: ...Section 19 Pin Function Controller PFC Rev 2 00 Mar 09 2006 page 794 of 906 REJ09B0292 0200 ...
Page 932: ...Appendix D Package Dimensions Rev 2 00 Mar 09 2006 page 906 of 906 REJ09B0292 0200 ...
Page 935: ...SH7616 Hardware Manual ...