Section 11 Direct Memory Access Controller (DMAC)
Rev. 2.00 Mar 09, 2006 page 509 of 906
REJ09B0292-0200
Clock
Bus cycle
CPU
DMAC
H
DMAC
L
DACK
H
DACK
L
2nd
acceptance
CPU
DACKn
(Active high)
DREQn
(Active high)
1st
acceptance
Blind zone
Figure 11.35 When a16-Bit External Device is Connected (Edge Detection)
Clock
Bus cycle
CPU
DMAC
HH
DACK
HH
DACK
HL
DACK
LH
DACK
LL
DMAC
HL
DMAC
LH
DMAC
LL
1st
acceptance
2nd
acceptance
CPU
Blind zone
Blind zone
DACKn
(Active high)
DREQn
(Active high)
Figure 11.36 When an 8-Bit External Device is Connected (Edge Detection)
Summary of Contents for SH7616
Page 10: ...Rev 2 00 Mar 09 2006 page x of xxvi ...
Page 132: ...Section 2 CPU Rev 2 00 Mar 09 2006 page 106 of 906 REJ09B0292 0200 ...
Page 568: ...Section 12 16 Bit Free Running Timer FRT Rev 2 00 Mar 09 2006 page 542 of 906 REJ09B0292 0200 ...
Page 582: ...Section 13 Watchdog Timer WDT Rev 2 00 Mar 09 2006 page 556 of 906 REJ09B0292 0200 ...
Page 706: ...Section 16 Serial I O SIO Rev 2 00 Mar 09 2006 page 680 of 906 REJ09B0292 0200 ...
Page 820: ...Section 19 Pin Function Controller PFC Rev 2 00 Mar 09 2006 page 794 of 906 REJ09B0292 0200 ...
Page 932: ...Appendix D Package Dimensions Rev 2 00 Mar 09 2006 page 906 of 906 REJ09B0292 0200 ...
Page 935: ...SH7616 Hardware Manual ...