Section 6 User Break Controller (UBC)
Rev. 2.00 Mar 09, 2006 page 224 of 906
REJ09B0292-0200
specifies which bits of the break data set in BDRDH are to be masked, and BDMRDL specifies
which bits of the break data set in BDRDL are to be masked. Operation also depends on bits
XYED and XYSD in BBRD as shown below. BDMRDH and BDMRDL are initialized to H'0000
by a power-on reset; after a manual reset, their values are undefined.
BDMRD Configuration
Upper 16 Bits
(BDMD31 to BDMD16)
Lower 16 Bits
(BDMD15 to BDMD0)
XYED = 0
Data
Upper 16 bits maskable
Lower 16 bits maskable
XYED = 1
X data
(when XYSD = 0)
Maskable
—
Y data
(when XYSD = 1)
—
Maskable
Bit 31 to 0:
BDMDn
Description
0
Channel D break data bit BDDn is included in break condition
(Initial value)
1
Channel D break data bit BDDn is masked, and not included in condition
Notes: 1. n = 31 to 0
2. When including the data bus value in the break condition, specify the operand size.
3. When specifying byte size, and using odd-address data as a break condition, set the
value in bits 7 to 0 of BDRD and BDMRD. When using even-address data as a break
condition, set the value in bits 15 to 8. The unused 8 bits of these registers have no
effect on the break condition.
Summary of Contents for SH7616
Page 10: ...Rev 2 00 Mar 09 2006 page x of xxvi ...
Page 132: ...Section 2 CPU Rev 2 00 Mar 09 2006 page 106 of 906 REJ09B0292 0200 ...
Page 568: ...Section 12 16 Bit Free Running Timer FRT Rev 2 00 Mar 09 2006 page 542 of 906 REJ09B0292 0200 ...
Page 582: ...Section 13 Watchdog Timer WDT Rev 2 00 Mar 09 2006 page 556 of 906 REJ09B0292 0200 ...
Page 706: ...Section 16 Serial I O SIO Rev 2 00 Mar 09 2006 page 680 of 906 REJ09B0292 0200 ...
Page 820: ...Section 19 Pin Function Controller PFC Rev 2 00 Mar 09 2006 page 794 of 906 REJ09B0292 0200 ...
Page 932: ...Appendix D Package Dimensions Rev 2 00 Mar 09 2006 page 906 of 906 REJ09B0292 0200 ...
Page 935: ...SH7616 Hardware Manual ...