Section 21 Power-Down Modes
Rev. 2.00 Mar 09, 2006 page 800 of 906
REJ09B0292-0200
Table 21.1 Power-Down Modes
State
Mode
Transition
Condition
On-Chip
Oscilla-
tion
Circuit,
E-DMAC,
EtherC
CPU,
Cache DSP
BSC
UBC, DMAC,
FRT,
SCIF1–2,
TPU, SIOF,
SIO1–2
Pins
Canceling
Procedure
Sleep
mode
SLEEP
instruction
executed
with SBY
bit set to 0
in SBYCR1
Runs
Halted Halted
Runs
Runs
Runs
1. Interrupt
2. DMA
address
error
3. Power-
on reset
4. Manual
reset
Standby
mode
SLEEP
instruction
executed
with SBY
bit set to 1
in SBYCR1
Halted
Halted Halted
Halted,
and
register
values
held
UBC: Halted,
and register
values held
Other than
UBC: Halted
Held or
high
impedance
1. NMI
interrupt
2. Power-
on reset
3. Manual
reset
Module
standby
function
MSTP bit
for relevant
module is
set to 1
Runs
Runs
When
MSTP
is 1,
the clock
supply is
halted
Runs
When an
MSTP bit is
1, the clock
supply to
the relevant
module is
halted
FRT, and
SCIF1, 2
pins are
initialized,
and others
operate
1. Clear
MSTP bit
to 0
2. Power-
on reset
3. Manual
reset
21.1.2
Register
Table 21.2 shows the register configuration.
Table 21.2 Register Configuration
Name
Abbreviation
R/W
Initial Value Address
Access Size
Standby control register 1
SBYCR1
R/W
H'00
H'FFFFFE91
8
Standby control register 2
SBYCR2
R/W
H'00
H'FFFFFE93
8
Summary of Contents for SH7616
Page 10: ...Rev 2 00 Mar 09 2006 page x of xxvi ...
Page 132: ...Section 2 CPU Rev 2 00 Mar 09 2006 page 106 of 906 REJ09B0292 0200 ...
Page 568: ...Section 12 16 Bit Free Running Timer FRT Rev 2 00 Mar 09 2006 page 542 of 906 REJ09B0292 0200 ...
Page 582: ...Section 13 Watchdog Timer WDT Rev 2 00 Mar 09 2006 page 556 of 906 REJ09B0292 0200 ...
Page 706: ...Section 16 Serial I O SIO Rev 2 00 Mar 09 2006 page 680 of 906 REJ09B0292 0200 ...
Page 820: ...Section 19 Pin Function Controller PFC Rev 2 00 Mar 09 2006 page 794 of 906 REJ09B0292 0200 ...
Page 932: ...Appendix D Package Dimensions Rev 2 00 Mar 09 2006 page 906 of 906 REJ09B0292 0200 ...
Page 935: ...SH7616 Hardware Manual ...