Section 11 Direct Memory Access Controller (DMAC)
Rev. 2.00 Mar 09, 2006 page 505 of 906
REJ09B0292-0200
Clock
Bus cycle
DREQn
(Active high)
DMAC1
DMAC2 DMAC3 DMAC4
DACK1
DACK3
DACK4
DACK2
Acceptance
CPU
CPU
CPU
CPU
DACKn
(Active high)
CAS
RD/
WR
WEn
/DQMxx
RAS
. . . .
Blind zone
Figure 11.28 (b) Synchronous DRAM One-Cycle Write Timing
Acknowledge Signal Output when External Memory Is Set as DRAM:
When external memory
is set as DRAM and a row address is output during a read or write, the acknowledge signal is
output across the row address and column address (figures 11.29–11.31).
Clock
DACKn
(Active high)
Address
bus
DMAC read or write
(basic timing)
Precharge
Row
address
Column address
Figure 11.29 DACKn Output in Normal DRAM Accesses (AM = 0 or 1)
Summary of Contents for SH7616
Page 10: ...Rev 2 00 Mar 09 2006 page x of xxvi ...
Page 132: ...Section 2 CPU Rev 2 00 Mar 09 2006 page 106 of 906 REJ09B0292 0200 ...
Page 568: ...Section 12 16 Bit Free Running Timer FRT Rev 2 00 Mar 09 2006 page 542 of 906 REJ09B0292 0200 ...
Page 582: ...Section 13 Watchdog Timer WDT Rev 2 00 Mar 09 2006 page 556 of 906 REJ09B0292 0200 ...
Page 706: ...Section 16 Serial I O SIO Rev 2 00 Mar 09 2006 page 680 of 906 REJ09B0292 0200 ...
Page 820: ...Section 19 Pin Function Controller PFC Rev 2 00 Mar 09 2006 page 794 of 906 REJ09B0292 0200 ...
Page 932: ...Appendix D Package Dimensions Rev 2 00 Mar 09 2006 page 906 of 906 REJ09B0292 0200 ...
Page 935: ...SH7616 Hardware Manual ...