Section 11 Direct Memory Access Controller (DMAC)
Rev. 2.00 Mar 09, 2006 page 504 of 906
REJ09B0292-0200
•
Synchronous DRAM one-cycle write
When a one-cycle write is performed to synchronous DRAM, the DACKn signal is
synchronized with the rising edge of the clock. A request by the request signal is accepted
while the clock is high during DACKn output.
Transfer Width
Byte/Word/Longword
Transfer
*
1
DREQn Detection
Method
Level Detection
Transfer bus mode
Cycle-steal mode
*
2
DACKn output timing
Write DACK
Transfer address mode
Single mode
Bus cycle
Basic bus cycle
Notes: 1. Do not set a 16-byte unit; operation is not guaranteed if this setting is made.
2. Cycle-steal mode must be set when DREQ is level-detected.
Clock
Bus cycle
DREQn
(Active high)
DMAC1
DMAC2
DMAC3
DACK1
DACK3
DACK2
1st
acceptance
CPU
CPU
CPU
CPU
CPU
DACKn
(Active high)
CAS
RD/
WR
WEn
/DQMxx
RAS
Blind zone
. . . .
2nd
acceptance
3rd
acceptance
4th
acceptance
Figure 11.28 (a) Synchronous DRAM One-Cycle Write Timing
Transfer Width
Byte/Word/Longword
Transfer
DREQn Detection
Method
Edge Detection
*
Transfer bus mode
Burst mode
DACKn output timing
Write DACK
Transfer address mode
Single mode
Bus cycle
Basic bus cycle
Note:
*
Edge detection must be set when burst mode is selected as the transfer bus mode.
Summary of Contents for SH7616
Page 10: ...Rev 2 00 Mar 09 2006 page x of xxvi ...
Page 132: ...Section 2 CPU Rev 2 00 Mar 09 2006 page 106 of 906 REJ09B0292 0200 ...
Page 568: ...Section 12 16 Bit Free Running Timer FRT Rev 2 00 Mar 09 2006 page 542 of 906 REJ09B0292 0200 ...
Page 582: ...Section 13 Watchdog Timer WDT Rev 2 00 Mar 09 2006 page 556 of 906 REJ09B0292 0200 ...
Page 706: ...Section 16 Serial I O SIO Rev 2 00 Mar 09 2006 page 680 of 906 REJ09B0292 0200 ...
Page 820: ...Section 19 Pin Function Controller PFC Rev 2 00 Mar 09 2006 page 794 of 906 REJ09B0292 0200 ...
Page 932: ...Appendix D Package Dimensions Rev 2 00 Mar 09 2006 page 906 of 906 REJ09B0292 0200 ...
Page 935: ...SH7616 Hardware Manual ...