Section 12 16-Bit Free-Running Timer (FRT)
Rev. 2.00 Mar 09, 2006 page 537 of 906
REJ09B0292-0200
12.7
Usage Notes
Note that the following contention and operations occur when the FRT is operating:
12.7.1
Contention between FRC Write and Clear
When a counter clear signal is generated with the timing shown in figure 12.14 during the write
cycle for the lower byte of FRC, writing does not occur to the FRC, and the FRC clear takes
priority.
P
φ
FRC lower-byte write cycle
Address
Internal write
signal
Counter clear
signal
FRC
FRC address
N
H'0000
Figure 12.14 Contention between FRC Write and Clear
Summary of Contents for SH7616
Page 10: ...Rev 2 00 Mar 09 2006 page x of xxvi ...
Page 132: ...Section 2 CPU Rev 2 00 Mar 09 2006 page 106 of 906 REJ09B0292 0200 ...
Page 568: ...Section 12 16 Bit Free Running Timer FRT Rev 2 00 Mar 09 2006 page 542 of 906 REJ09B0292 0200 ...
Page 582: ...Section 13 Watchdog Timer WDT Rev 2 00 Mar 09 2006 page 556 of 906 REJ09B0292 0200 ...
Page 706: ...Section 16 Serial I O SIO Rev 2 00 Mar 09 2006 page 680 of 906 REJ09B0292 0200 ...
Page 820: ...Section 19 Pin Function Controller PFC Rev 2 00 Mar 09 2006 page 794 of 906 REJ09B0292 0200 ...
Page 932: ...Appendix D Package Dimensions Rev 2 00 Mar 09 2006 page 906 of 906 REJ09B0292 0200 ...
Page 935: ...SH7616 Hardware Manual ...