Section 15 Serial I/O with FIFO (SIOF)
Rev. 2.00 Mar 09, 2006 page 656 of 906
REJ09B0292-0200
Figure 15.4 shows interval transfer mode (SE set to 1 in SICTR) with LSB first (LM set to 1 in
SIFCR).
Figure 15.5 shows continuous transfer mode (SE cleared to 0 in SICTR) with LSB first (LM set to
1 in SIFCR).
B[0]
A[0]
A[0:7]
A[7:0]
A[0:1]
A[0:6]
A[0]
A[1]
A[2]
A[7]
B[0]
B[1]
Invalid
SRXD
SRS
SRCK
SIRSR
SIRDR
RDRF
Note: DL = 0: 8-bit data transfer
SE = 1: Synchronous transfer in start signal mode
LM = 1: LSB first
TRMD = 0: LSB of transmitted primary data is value in SITDR
Set to 1 when an amount of
data equal to or greater than the
setting of bits RFWM3 to RFWM0
in SIFCR is received
Synchronous internal clock
Undefined
Figure 15.4 Reception: Interval Transfer Mode/LSB First
SRXD
SRS
SRCK
SIRSR
SIRDR
RDRF
A[0]
A[1]
A[2]
A[7]
B[0]
B[1]
B[2]
B[3]
B[0]
A[0]
A[0:7]
A[7:0]
B[0:1]
B[0:2]
A[0:1]
A[0:6]
Note: DL = 0: 8-bit data transfer
SE = 0: Asynchronous transfer, no start signal mode
LM = 1: LSB first
TRMD = 0: LSB of transmitted primary data is value in SITDR
Set to 1 when an amount of
data equal to or greater than the
setting of bits RFWM3 to RFWM0
in SIFCR is received
Synchronous internal clock
Undefined
Figure 15.5 Reception: Continuous Transfer Mode/LSB First
Summary of Contents for SH7616
Page 10: ...Rev 2 00 Mar 09 2006 page x of xxvi ...
Page 132: ...Section 2 CPU Rev 2 00 Mar 09 2006 page 106 of 906 REJ09B0292 0200 ...
Page 568: ...Section 12 16 Bit Free Running Timer FRT Rev 2 00 Mar 09 2006 page 542 of 906 REJ09B0292 0200 ...
Page 582: ...Section 13 Watchdog Timer WDT Rev 2 00 Mar 09 2006 page 556 of 906 REJ09B0292 0200 ...
Page 706: ...Section 16 Serial I O SIO Rev 2 00 Mar 09 2006 page 680 of 906 REJ09B0292 0200 ...
Page 820: ...Section 19 Pin Function Controller PFC Rev 2 00 Mar 09 2006 page 794 of 906 REJ09B0292 0200 ...
Page 932: ...Appendix D Package Dimensions Rev 2 00 Mar 09 2006 page 906 of 906 REJ09B0292 0200 ...
Page 935: ...SH7616 Hardware Manual ...