Section 11 Direct Memory Access Controller (DMAC)
Rev. 2.00 Mar 09, 2006 page 469 of 906
REJ09B0292-0200
Bits 11 and 10—Transfer Size Bits (TS1, TS0): Select the DMA transfer size. When 11 is set to
bits TS1 and TS0 (in the 16-byte unit), request mode is available only in auto-request mode and at
edge detection in external request mode. When 11 is set to bits TS1 and TS0 (in the 16-byte unit)
and level detection in external request mode and internal peripheral-module request mode are set,
system operations are not guaranteed. TS1 and TS0 are initialized to 00 by a reset and in standby
mode. Values are retained during a module standby.
Bit 11: TS1
Bit 10: TS0
Description
0
0
Byte unit
*
(initial value)
1
Word (2-byte) unit
1
0
Longword (4-byte) unit
1
16-byte unit (4 longword transfers)
Note:
*
The byte unit setting should not be used if a destination address has been set in internal
memory for the dual address mode.
Bit 9—Auto Request Mode Bit (AR): Selects either auto-request mode (in which transfer requests
are generated automatically within the DMAC) or a mode using external requests or requests from
on-chip peripheral modules (SCIF, TPU, SIOF, SIO). The AR bit is initialized to 0 by a reset and
in standby mode. Its value is retained during a module standby.
Bit 9: AR
Description
0
External/on-chip peripheral module request mode
(Initial value)
1
Auto-request mode
Bit 8—Acknowledge/Transfer Mode Bit (AM): In dual address mode, this bit selects whether the
DACKn signal is output during the data read cycle or write cycle. In single-address mode, it
selects whether to transfer data from memory to device or from device to memory. The AM bit is
initialized to 0 by a reset and in standby mode. Its value is retained during a module standby.
Bit 8: AM
Description
0
DACKn output in read cycle (dual address mode)/transfer from memory
to device (single address mode)
(Initial value)
1
DACKn output in write cycle (dual address mode)/transfer from device
to memory (single address mode)
Summary of Contents for SH7616
Page 10: ...Rev 2 00 Mar 09 2006 page x of xxvi ...
Page 132: ...Section 2 CPU Rev 2 00 Mar 09 2006 page 106 of 906 REJ09B0292 0200 ...
Page 568: ...Section 12 16 Bit Free Running Timer FRT Rev 2 00 Mar 09 2006 page 542 of 906 REJ09B0292 0200 ...
Page 582: ...Section 13 Watchdog Timer WDT Rev 2 00 Mar 09 2006 page 556 of 906 REJ09B0292 0200 ...
Page 706: ...Section 16 Serial I O SIO Rev 2 00 Mar 09 2006 page 680 of 906 REJ09B0292 0200 ...
Page 820: ...Section 19 Pin Function Controller PFC Rev 2 00 Mar 09 2006 page 794 of 906 REJ09B0292 0200 ...
Page 932: ...Appendix D Package Dimensions Rev 2 00 Mar 09 2006 page 906 of 906 REJ09B0292 0200 ...
Page 935: ...SH7616 Hardware Manual ...