Section 7 Bus State Controller (BSC)
Rev. 2.00 Mar 09, 2006 page 304 of 906
REJ09B0292-0200
Tr
Tc
CKIO
A24–A11
A10
A9–A1
CS2
or
CS3
RAS
CAS
RD/
WR
DQMxx
D31–D0
DACKn
*
Trwl
Tap
Note:
*
DACKn waveform when active-low is specified.
Figure 7.25 Basic Single Write Cycle Timing (Auto-Precharge)
7.5.6
Burst Write Mode
Burst write mode can be selected by setting the BWE bit to 1 in BCR3. The basic timing charts for
burst write access is shown in figure 7.26 (a) and (b). This example assumes a 32-bit bus width
and a burst length of 4. In the burst write cycle, the WRITA command that performs auto-
precharge is issued in Tc1 following the ACTV command Tr cycle. The first 4 bytes of write data
are output simultaneously with the WRITA command in Tc1, and the remaining 12 bytes of data
are output consecutively in Tc2, Tc3, and Tc4. In a write with auto-precharge, as with a single
write, a Trw1 cycle that provides the waiting time until precharge is started is inserted after output
of the write data, followed by a Tap cycle for the precharge wait in a write access. The Trw1 and
Summary of Contents for SH7616
Page 10: ...Rev 2 00 Mar 09 2006 page x of xxvi ...
Page 132: ...Section 2 CPU Rev 2 00 Mar 09 2006 page 106 of 906 REJ09B0292 0200 ...
Page 568: ...Section 12 16 Bit Free Running Timer FRT Rev 2 00 Mar 09 2006 page 542 of 906 REJ09B0292 0200 ...
Page 582: ...Section 13 Watchdog Timer WDT Rev 2 00 Mar 09 2006 page 556 of 906 REJ09B0292 0200 ...
Page 706: ...Section 16 Serial I O SIO Rev 2 00 Mar 09 2006 page 680 of 906 REJ09B0292 0200 ...
Page 820: ...Section 19 Pin Function Controller PFC Rev 2 00 Mar 09 2006 page 794 of 906 REJ09B0292 0200 ...
Page 932: ...Appendix D Package Dimensions Rev 2 00 Mar 09 2006 page 906 of 906 REJ09B0292 0200 ...
Page 935: ...SH7616 Hardware Manual ...