Section 9 Ethernet Controller (EtherC)
Rev. 2.00 Mar 09, 2006 page 406 of 906
REJ09B0292-0200
9.3.3
MII Frame Timing
Figures 9.4 (a) to (f) show the timing for various kinds of MII frames. The normal timing for
frame transmission is shown in figure 9.4 (a), the timing in the case of a collision during
transmission in figure 9.4 (b), and the timing in the case of an error during transmission in figure
9.4 (c). The normal timing for frame reception is shown in figure 9.4 (d), and the timing in the
case of errors during transmission in figures 9.4 (e) and (f).
TX-CLK
TX-EN
TXD3 –
TXD0
TX-ER
CRS
COL
SFD
Preamble
Data
CRC
Figure 9.4 (a) MII Frame Transmit Timing (Normal Transmission)
TX-CLK
TX-EN
TXD3 –
TXD0
TX-ER
CRS
COL
Preamble
JAM
Figure 9.4 (b) MII Frame Transmit Timing (Collision)
Summary of Contents for SH7616
Page 10: ...Rev 2 00 Mar 09 2006 page x of xxvi ...
Page 132: ...Section 2 CPU Rev 2 00 Mar 09 2006 page 106 of 906 REJ09B0292 0200 ...
Page 568: ...Section 12 16 Bit Free Running Timer FRT Rev 2 00 Mar 09 2006 page 542 of 906 REJ09B0292 0200 ...
Page 582: ...Section 13 Watchdog Timer WDT Rev 2 00 Mar 09 2006 page 556 of 906 REJ09B0292 0200 ...
Page 706: ...Section 16 Serial I O SIO Rev 2 00 Mar 09 2006 page 680 of 906 REJ09B0292 0200 ...
Page 820: ...Section 19 Pin Function Controller PFC Rev 2 00 Mar 09 2006 page 794 of 906 REJ09B0292 0200 ...
Page 932: ...Appendix D Package Dimensions Rev 2 00 Mar 09 2006 page 906 of 906 REJ09B0292 0200 ...
Page 935: ...SH7616 Hardware Manual ...