Section 3 Oscillator Circuits and Operating Modes
Rev. 2.00 Mar 09, 2006 page 107 of 906
REJ09B0292-0200
Section 3 Oscillator Circuits and Operating Modes
3.1
Overview
Operation of the on-chip clock pulse generator, and CS0 area bus width specification, are
controlled by the operating mode pins. A crystal resonator or external clock can be selected as the
clock source.
3.2
On-Chip Clock Pulse Generator and Operating Modes
3.2.1
Clock Pulse Generator
A block diagram of the on-chip clock pulse generator circuit is shown in figure 3.1.
CAP1
CKIO
MD2
MD0
MD1
CKPACK
*
Oscillator
On/Off
PLL circuit 1
PLL circuit 2
×
1,
×
2,
×
4
CAP2
EXTAL
XTAL
CKPREQ
/CKM
Clock mode control circuit
DIVP
1/1
1/2
1/4
Note: See section 21.4.4, Clock Pause Function.
E
φ
External interface
clock
I
φ
CPU/DSP core
clock
P
φ
Peripheral module
clock
The relationship between the
internal clock frequencies is:
I
φ
≥
E
φ
≥
P
φ
.
Maximum frequencies are:
I
φ
, E
φ
≤
62.5 MHz, P
φ
≤
31.25 MHz.
DIVE
1/1
1/2
1/4
DIVM
1/1
1/2
1/4
φ
system clock
Figure 3.1 Block Diagram of Clock Pulse Generator Circuit
Summary of Contents for SH7616
Page 10: ...Rev 2 00 Mar 09 2006 page x of xxvi ...
Page 132: ...Section 2 CPU Rev 2 00 Mar 09 2006 page 106 of 906 REJ09B0292 0200 ...
Page 568: ...Section 12 16 Bit Free Running Timer FRT Rev 2 00 Mar 09 2006 page 542 of 906 REJ09B0292 0200 ...
Page 582: ...Section 13 Watchdog Timer WDT Rev 2 00 Mar 09 2006 page 556 of 906 REJ09B0292 0200 ...
Page 706: ...Section 16 Serial I O SIO Rev 2 00 Mar 09 2006 page 680 of 906 REJ09B0292 0200 ...
Page 820: ...Section 19 Pin Function Controller PFC Rev 2 00 Mar 09 2006 page 794 of 906 REJ09B0292 0200 ...
Page 932: ...Appendix D Package Dimensions Rev 2 00 Mar 09 2006 page 906 of 906 REJ09B0292 0200 ...
Page 935: ...SH7616 Hardware Manual ...