Section 7 Bus State Controller (BSC)
Rev. 2.00 Mar 09, 2006 page 273 of 906
REJ09B0292-0200
A15
BA1
A14
BA0
A13
A11
A2
A0
CKIO
CLK
CKE
CKE
CSn
CS
RAS
RAS
CAS
CAS
RD/
WR
WE
D31
I/O31
D0
I/O0
DQMUU/
WE3
DQMUU
DQMUL/
WE2
DQMUL
DQMLU/
WE1
DQMLU
DQMLL/
WE0
DQMLL
128 Mbit
(1 Mword × 32 bit × 4 Bank)
synchronous DRAM
Chip
…
…
…
…
…
…
…
…
Figure 7.2 128 Mbit Synchronous DRAM (4 Mword × 32 bit) Connection Example
Summary of Contents for SH7616
Page 10: ...Rev 2 00 Mar 09 2006 page x of xxvi ...
Page 132: ...Section 2 CPU Rev 2 00 Mar 09 2006 page 106 of 906 REJ09B0292 0200 ...
Page 568: ...Section 12 16 Bit Free Running Timer FRT Rev 2 00 Mar 09 2006 page 542 of 906 REJ09B0292 0200 ...
Page 582: ...Section 13 Watchdog Timer WDT Rev 2 00 Mar 09 2006 page 556 of 906 REJ09B0292 0200 ...
Page 706: ...Section 16 Serial I O SIO Rev 2 00 Mar 09 2006 page 680 of 906 REJ09B0292 0200 ...
Page 820: ...Section 19 Pin Function Controller PFC Rev 2 00 Mar 09 2006 page 794 of 906 REJ09B0292 0200 ...
Page 932: ...Appendix D Package Dimensions Rev 2 00 Mar 09 2006 page 906 of 906 REJ09B0292 0200 ...
Page 935: ...SH7616 Hardware Manual ...