Appendix B Pin States
Rev. 2.00 Mar 09, 2006 page 903 of 906
REJ09B0292-0200
Pin State
Manual Reset
Power-Down State
Pin Type
Pin Name
Power-
On
Reset
Bus
Acquired
Bus
Released
Standby
Mode
(HIZ = 0)
Standby
Mode
(HIZ = 1)
Sleep
Mode
Bus-
Released
State
EtherC
TX-CLK
I
I
I
I
I
I
I
TX-EN
O
O
O
O
O
O
O
TX-ER
O
O
O
O
O
O
O
ETXD–ETXD0
O
O
O
O
O
O
O
CRS
I
I
I
I
I
I
I
COL
I
I
I
I
I
I
I
MDC
O
O
O
O
O
O
O
MDIO
IO
IO
IO
IO
IO
IO
IO
RX-CLK
I
I
I
I
I
I
I
RX-DV
I
I
I
I
I
I
I
RX-ER
I
I
I
I
I
I
I
ERXD–ERXD0
I
I
I
I
I
I
I
I: Input
O: Output
H: High-level output
L: Low-level output
Z: High-impedance state
K: Input pins are in the high-impedance state; output pins maintain their previous state.
Notes: In sleep mode, if the DMAC is operating the address/data bus and bus control signals vary
according to the operation of the DMAC. (The same applies when refreshing is performed.)
*
Depends on the clock mode (
CKPREQN
, MD2–MD0 setting).
Summary of Contents for SH7616
Page 10: ...Rev 2 00 Mar 09 2006 page x of xxvi ...
Page 132: ...Section 2 CPU Rev 2 00 Mar 09 2006 page 106 of 906 REJ09B0292 0200 ...
Page 568: ...Section 12 16 Bit Free Running Timer FRT Rev 2 00 Mar 09 2006 page 542 of 906 REJ09B0292 0200 ...
Page 582: ...Section 13 Watchdog Timer WDT Rev 2 00 Mar 09 2006 page 556 of 906 REJ09B0292 0200 ...
Page 706: ...Section 16 Serial I O SIO Rev 2 00 Mar 09 2006 page 680 of 906 REJ09B0292 0200 ...
Page 820: ...Section 19 Pin Function Controller PFC Rev 2 00 Mar 09 2006 page 794 of 906 REJ09B0292 0200 ...
Page 932: ...Appendix D Package Dimensions Rev 2 00 Mar 09 2006 page 906 of 906 REJ09B0292 0200 ...
Page 935: ...SH7616 Hardware Manual ...