Section 7 Bus State Controller (BSC)
Rev. 2.00 Mar 09, 2006 page 333 of 906
REJ09B0292-0200
The EDO mode bit (EDO) in MCR allows selection of ordinary access/high-speed page mode
burst access or ordinary access/burst access using EDO mode. Since
OE
control is performed in
EDO mode DRAM access, the
CAS
and
OE
pins of the SH7616 must be connected to the
OE
pin
of the DRAM.
Ordinary access in EDO mode is shown in figure 7.48, and burst access in figure 7.49.
In EDO mode, in order to extend the timing for data output to the data bus in a read cycle until the
next assertion of
CASn
, the DRAM access time can be increased by delaying the data latch timing
by 1/2 cycle, making it at the rise of the CKIO clock.
A8
A0
RAS
OE
WE
I/O15
I/O0
UCAS
LCAS
A8
A0
RAS
OE
WE
I/O15
I/O0
UCAS
LCAS
A10
A2
RAS
RD/
WR
D31
D16
CAS3
CAS2
D15
D0
CAS1
CAS0
CAS
/
OE
...
.
...
.
...
.
...
.
...
.
...
.
...
.
...
.
...
.
...
.
...
.
...
.
256 k
×
16-bit
DRAM
Chip
Figure 7.46 Example of EDO DRAM Connection (32-Bit Data Width)
Summary of Contents for SH7616
Page 10: ...Rev 2 00 Mar 09 2006 page x of xxvi ...
Page 132: ...Section 2 CPU Rev 2 00 Mar 09 2006 page 106 of 906 REJ09B0292 0200 ...
Page 568: ...Section 12 16 Bit Free Running Timer FRT Rev 2 00 Mar 09 2006 page 542 of 906 REJ09B0292 0200 ...
Page 582: ...Section 13 Watchdog Timer WDT Rev 2 00 Mar 09 2006 page 556 of 906 REJ09B0292 0200 ...
Page 706: ...Section 16 Serial I O SIO Rev 2 00 Mar 09 2006 page 680 of 906 REJ09B0292 0200 ...
Page 820: ...Section 19 Pin Function Controller PFC Rev 2 00 Mar 09 2006 page 794 of 906 REJ09B0292 0200 ...
Page 932: ...Appendix D Package Dimensions Rev 2 00 Mar 09 2006 page 906 of 906 REJ09B0292 0200 ...
Page 935: ...SH7616 Hardware Manual ...