Section 6 User Break Controller (UBC)
Rev. 2.00 Mar 09, 2006 page 221 of 906
REJ09B0292-0200
Break address mask register D (BAMRD) consists of two 16-bit readable/writable registers: break
address mask register DH (BAMRDH) and break address mask register DL (BAMRDL).
BAMRDH specifies which bits of the break address set in BARDH are to be masked, and
BAMRDL specifies which bits of the break address set in BARDL are to be masked. Operation
also depends on bits XYED and XYSD in BBRD as shown below.
BAMRD Configuration
Upper 16 Bits
(BAMD31 to BAMD16)
Lower 16 Bits
(BAMD15 to BAMD0)
XYED = 0
Address
Upper 16 bits maskable
Lower 16 bits maskable
XYED = 1
X address
(when XYSD = 0)
Maskable
—
Y address
(when XYSD = 1)
—
Maskable
Bit 31 to 0:
BAMDn
Description
0
Channel D break address bit BADn is included in break condition (Initial value)
1
Channel D break address bit BADn is masked, and not included in condition
Note: n = 31 to 0
Summary of Contents for SH7616
Page 10: ...Rev 2 00 Mar 09 2006 page x of xxvi ...
Page 132: ...Section 2 CPU Rev 2 00 Mar 09 2006 page 106 of 906 REJ09B0292 0200 ...
Page 568: ...Section 12 16 Bit Free Running Timer FRT Rev 2 00 Mar 09 2006 page 542 of 906 REJ09B0292 0200 ...
Page 582: ...Section 13 Watchdog Timer WDT Rev 2 00 Mar 09 2006 page 556 of 906 REJ09B0292 0200 ...
Page 706: ...Section 16 Serial I O SIO Rev 2 00 Mar 09 2006 page 680 of 906 REJ09B0292 0200 ...
Page 820: ...Section 19 Pin Function Controller PFC Rev 2 00 Mar 09 2006 page 794 of 906 REJ09B0292 0200 ...
Page 932: ...Appendix D Package Dimensions Rev 2 00 Mar 09 2006 page 906 of 906 REJ09B0292 0200 ...
Page 935: ...SH7616 Hardware Manual ...