Section 14 Serial Communication Interface with FIFO (SCIF)
Rev. 2.00 Mar 09, 2006 page 623 of 906
REJ09B0292-0200
14.3.5
Use of Transmit/Receive FIFO Buffers
The SCIF has independent 16-stage FIFO buffers for transmission and reception. The
configuration of these buffers is shown in figure 14.23.
TxD
RxD
SCTSR
T3–T0
Transmit data writes
by CPU or DMAC
Receive data reads
by CPU or DMAC
R3–R0
P
P/G
ED15–ED0
PER3–PER0
SC1SSR
FER3–FER0
1st stage
2nd stage
3rd stage
Data
counter
Error
counter
16th stage
SCFTDR
SCFRDR
SCFDR
SCFER
SCRSR
P
F
16th stage
1st stage
2nd stage
3rd stage
Figure 14.23 Transmit/Receive FIFO Configuration
Summary of Contents for SH7616
Page 10: ...Rev 2 00 Mar 09 2006 page x of xxvi ...
Page 132: ...Section 2 CPU Rev 2 00 Mar 09 2006 page 106 of 906 REJ09B0292 0200 ...
Page 568: ...Section 12 16 Bit Free Running Timer FRT Rev 2 00 Mar 09 2006 page 542 of 906 REJ09B0292 0200 ...
Page 582: ...Section 13 Watchdog Timer WDT Rev 2 00 Mar 09 2006 page 556 of 906 REJ09B0292 0200 ...
Page 706: ...Section 16 Serial I O SIO Rev 2 00 Mar 09 2006 page 680 of 906 REJ09B0292 0200 ...
Page 820: ...Section 19 Pin Function Controller PFC Rev 2 00 Mar 09 2006 page 794 of 906 REJ09B0292 0200 ...
Page 932: ...Appendix D Package Dimensions Rev 2 00 Mar 09 2006 page 906 of 906 REJ09B0292 0200 ...
Page 935: ...SH7616 Hardware Manual ...