
ML62Q1000 Series User
'
s Manual
Contents
FEUL62Q1000 Contents-4
8.2.4 16-Bit Timer n Mode Register (TMHnMOD: n = 0 to 7) ............................................................................. 8-9
8.2.5 16-Bit Timer n Interrupt Status Register (TMHnIS: n = 0 to 7) ................................................................. 8-11
8.2.6 16-Bit Timer n Interrupt Clear Register (TMHnIC: n = 0 to 7) .................................................................. 8-12
8.2.7 16-Bit Timer Start Register (TMHSTR) ..................................................................................................... 8-13
8.2.8 16-Bit Timer Stop Register (TMHSTP) ..................................................................................................... 8-15
8.2.9 16-Bit Timer Status Register (TMHSTAT) ................................................................................................ 8-17
8.3 Description of Operation ............................................................................................................................. 8-19
8.3.1 16-Bit Timer Mode ...................................................................................................................................... 8-19
8.3.2 8-Bit Timer Mode ....................................................................................................................................... 8-22
8.3.3 Common Operation .................................................................................................................................... 8-27
Chapter 9
9. Functional Timer............................................................................................................................................. 9-1
9.1 General Description ....................................................................................................................................... 9-1
9.1.1 Features ......................................................................................................................................................... 9-3
9.1.2 Configuration ................................................................................................................................................ 9-4
9.1.3 List of Pins .................................................................................................................................................... 9-5
9.2 Description of Registers................................................................................................................................. 9-7
9.2.1 List of Registers ............................................................................................................................................ 9-7
9.2.2 FTMn Cycle Register (FTnP: n = 0 to 7) .................................................................................................... 9-12
9.2.3 FTMn Event Register A (FTnEA: n = 0 to 7) ............................................................................................. 9-13
9.2.4 FTMn Event Register B (FTnEB: n = 0 to 7) ............................................................................................. 9-14
9.2.5 FTMn Dead Time Register (FTnDT: n = 0 to 7) ........................................................................................ 9-15
9.2.6 FTMn Counter Register (FTnC: n = 0 to 7) ................................................................................................ 9-16
9.2.7 FTMn Status Register (FTnSTAT: n = 0 to 7) ........................................................................................... 9-17
9.2.8 FTMn Mode Register (FTnMOD: n = 0 to 7) ............................................................................................. 9-18
9.2.9 FTMn Clock Register (FTnCLK: n= 0 to 7) ............................................................................................... 9-20
9.2.10 FTMn Trigger Register 0 (FTnTRG0: n = 0 to 7) ..................................................................................... 9-22
9.2.11 FTMn Trigger Register 1 (FTnTRG1: n = 0 to 7) ..................................................................................... 9-25
9.2.12 FTMn Interrupt Enable Register (FTnINTE: n = 0 to 7) ........................................................................... 9-27
9.2.13 FTMn Interrupt Status Register (FTnINTS: n = 0 to 7) ............................................................................. 9-29
9.2.14 FTMn Interrupt Clear Register (FTnINTC: n = 0 to 7) ............................................................................. 9-31
9.2.15 FTM Common Update Register (FTCUD) ................................................................................................ 9-32
9.2.16 FTM Common Control Register (FTCCON) ............................................................................................. 9-33
9.2.17 FTM Common Start Register (FTCSTR) .................................................................................................. 9-34
9.2.18 FTM Common Stop Register (FTCSTP) ................................................................................................... 9-35
9.2.19 FTM Common Status Register (FTCSTAT) ............................................................................................. 9-36
9.3 Description of Operation ............................................................................................................................. 9-37
9.3.1 Common Sequence (Initial setting Common to All Modes) ....................................................................... 9-37
9.3.2 Counter Operation (Common to All Modes) .............................................................................................. 9-39
9.3.3 TIMER Mode Operation ............................................................................................................................. 9-40
9.3.4 CAPTURE Mode Operation ....................................................................................................................... 9-44
9.3.5 PWM1 Mode Operation ............................................................................................................................. 9-47
9.3.6 PWM2 Mode Operation ............................................................................................................................. 9-51
9.3.7 Event Trigger/Emergency Stop Trigger Control ........................................................................................ 9-56
9.3.8 Output at Counter Stop ............................................................................................................................... 9-59
9.3.9 Changing Cycle, Event A/B, and Dead Time during Operation ................................................................. 9-60
9.3.10 Interrupt Source ......................................................................................................................................... 9-62
Chapter 10
10. Watchdog Timer ........................................................................................................................................... 10-1
10.1 General Description ................................................................................................................................... 10-1
10.1.1 Features ...................................................................................................................................................... 10-2
10.1.2 Configuration ............................................................................................................................................. 10-3
10.2 Description of Registers ............................................................................................................................. 10-4
10.2.1 List of Registers ......................................................................................................................................... 10-4
10.2.2 Watchdog Timer Control Register (WDTCON) ........................................................................................ 10-5
Summary of Contents for ML62Q1000 Series
Page 17: ...Chapter 1 Overview...
Page 112: ...Chapter 2 CPU and Memory Space...
Page 154: ...Chapter 3 Reset Function...
Page 166: ...Chapter 4 Power Management...
Page 196: ...Chapter 5 Interrupts...
Page 248: ...Chapter 6 Clock generation Circuit...
Page 274: ...Chapter 7 Low Speed Time Base Counter...
Page 291: ...Chapter 8 16 Bit Timer...
Page 320: ...Chapter 9 Functional Timer FTM...
Page 382: ...Chapter 10 Watchdog Timer...
Page 402: ...Chapter 11 Serial Communication Unit...
Page 456: ...Chapter 12 I2 C Bus Unit...
Page 491: ...Chapter 13 I2 C Master...
Page 512: ...Chapter 14 DMA Controller...
Page 531: ...Chapter 15 Buzzer...
Page 550: ...Chapter 16 Simplified RTC...
Page 559: ...Chapter 17 GPIO...
Page 594: ...Chapter 18 External Interrupt Function...
Page 612: ...Chapter 19 CRC Generator...
Page 632: ...Chapter 20 Analog Comparator...
Page 644: ...Chapter 21 D A Converter...
Page 655: ...Chapter 22 Voltage Level Supervisor...
Page 676: ...Chapter 23 Successive Approximation Type A D Converter...
Page 709: ...Chapter 24 Regulator...
Page 714: ...Chapter 25 Flash Memory...
Page 743: ...Chapter 26 Code Option...
Page 750: ...Chapter 27 LCD Driver...
Page 788: ...Chapter 28 On Chip Debug Function...
Page 795: ...Chapter 29 Safety Function...
Page 813: ...Appendix A...
Page 881: ...Revision History...