
ML62Q1000 Series User's Manual
Chapter 11 Serial Communication Unit
FEUL62Q1000
11-8
*
3
:
“XXXX” determines the condition of the port output
XXXX
Condition of the port output
0010
CMOS output (SSIO master mode)
0001
Input (SSIO slave mode)
11.1.4 Combination of SSIO port
SUn_SIN, SUn_SOUT and SUn_SCLK are assigned to multiple general ports.
Be sure to use the ports in following combinations.
Input/output pin
Combination 1
Combination 2
*1
Combination 3
Combination 4
SUn_SIN
P02/SU0_SIN
P02/SU0_SIN
P12/SU0_SIN
P21/SU1_SIN
SUn_SOUT
P03/SU0_SOUT
P03/SU0_SOUT
P13/SU0_SOUT
P22/SU1_SOUT
SUn_SCLK
P04/SU0_SCLK
P47/SU0_SCLK
P11/SU0_SCLK
P16/SU1_SCLK
Input/output pin
Combination 5
Combination 6
Combination 7
Combination 8
SUn_SIN
P24/SU1_SIN
P21/SU1_SIN
P56/SU2_SIN
P64/SU3_SIN
SUn_SOUT
P25/SU1_SOUT
P22/SU1_SOUT
P57/SU2_SOUT
P65/SU3_SOUT
SUn_SCLK
P23/SU1_SCLK
P23/SU1_SCLK
PA3/SU2_SCLK
P66/SU3_SCLK
Input/output pin
Combination 9
Combination 10
Combination 11
SUn_SIN
P80/SU4_SIN
P93/SU4_SIN
PB2/SU5_SIN
SUn_SOUT
P81/SU4_SOUT
P94/SU4_SOUT
PB3/SU5_SOUT
SUn_SCLK
P82/SU4_SCLK
P95/SU4_SCLK
PB4/SU5_SCLK
*1
: Available on ML62Q1700 group only
11.1.5 Combination of UART port
SUn_RXD0, SUn_RXD1, SUn_TXD0 and SUn_TXD1 are assigned to multiple general ports.
Be sure to use the ports in following combinations.
The buffer register to which the reception and tarnsmit data is stored is different in each communication mode.
Ÿ
Full-duplex communication
Input/output pin
Combination 1
Buffer register
SDnBUFL
SDnBUFH
SUn_RXD
SUn_RXD0
Received data
(SUn_RXD0)
Transmit data
(SUn_TXD1)
SUn_TXD
SUn_TXD1
n=0 to 5
Ÿ
Half-duplex communication
Input/output pin
Combination 1
Combination 2
Buffer register
SDnBUFL
SDnBUFL
SUn_RXD
SUn_RXD0
SUn_RXD1
UARTn0 Receive data
(SUn_RXD0,SUn_RXD1)
UARTn1 Receive data
(SUn_RXD0,SUn_RXD1)
SUn_TXD
SUn_TXD1
SUn_TXD0
UARTn0 Transmit data
(SUn_TXD0,SUn_TXD1)
UARTn1 Transmit data
(SUn_TXD0,SUn_TXD1)
n=0 to 5
Summary of Contents for ML62Q1000 Series
Page 17: ...Chapter 1 Overview...
Page 112: ...Chapter 2 CPU and Memory Space...
Page 154: ...Chapter 3 Reset Function...
Page 166: ...Chapter 4 Power Management...
Page 196: ...Chapter 5 Interrupts...
Page 248: ...Chapter 6 Clock generation Circuit...
Page 274: ...Chapter 7 Low Speed Time Base Counter...
Page 291: ...Chapter 8 16 Bit Timer...
Page 320: ...Chapter 9 Functional Timer FTM...
Page 382: ...Chapter 10 Watchdog Timer...
Page 402: ...Chapter 11 Serial Communication Unit...
Page 456: ...Chapter 12 I2 C Bus Unit...
Page 491: ...Chapter 13 I2 C Master...
Page 512: ...Chapter 14 DMA Controller...
Page 531: ...Chapter 15 Buzzer...
Page 550: ...Chapter 16 Simplified RTC...
Page 559: ...Chapter 17 GPIO...
Page 594: ...Chapter 18 External Interrupt Function...
Page 612: ...Chapter 19 CRC Generator...
Page 632: ...Chapter 20 Analog Comparator...
Page 644: ...Chapter 21 D A Converter...
Page 655: ...Chapter 22 Voltage Level Supervisor...
Page 676: ...Chapter 23 Successive Approximation Type A D Converter...
Page 709: ...Chapter 24 Regulator...
Page 714: ...Chapter 25 Flash Memory...
Page 743: ...Chapter 26 Code Option...
Page 750: ...Chapter 27 LCD Driver...
Page 788: ...Chapter 28 On Chip Debug Function...
Page 795: ...Chapter 29 Safety Function...
Page 813: ...Appendix A...
Page 881: ...Revision History...