
ML62Q1000 Series User’s Manual
Appendix A Register List
FEUL62Q1000
A-22
Address
Name
Symbol
R/W
Size
Initial
value
Byte
Word
0xF6FE
Reserved
-
-
-
-
-
0xF6FF
Reserved
-
-
-
-
-
0xF700
DMA channel 0 transfer mode register L
DC0MODL
DC0MOD
R/W
8/16
0x00
0xF701
DMA channel 0 transfer mode register H
DC0MODH
R/W
8
0x00
0xF702
DMA channel 0 transfer count register L
DC0TNL
DC0TN
R/W
8/16
0x00
0xF703
DMA channel 0 transfer count register H
DC0TNH
R/W
8
0x00
0xF704
DMA channel 0 transfer source address
register L
DC0SAL
DC0SA
R/W
8/16
0x00
0xF705
DMA channel 0 transfer source address
register H
DC0SAH
R/W
8
0x00
0xF706
DMA channel 0 transfer destination address
register L
DC0DAL
DC0DA
R/W
8/16
0x00
0xF707
DMA channel 0 transfer destination address
register H
DC0DAH
R/W
8
0x00
0xF708
DMA channel 1 transfer mode register L
DC1MODL
DC1MOD
R/W
8/16
0x00
0xF709
DMA channel 1 transfer mode register H
DC1MODH
R/W
8
0x00
0xF70A
DMA channel 1 transfer count register L
DC1TNL
DC1TN
R/W
8/16
0x00
0xF70B
DMA channel 1 transfer count register H
DC1TNH
R/W
8
0x00
0xF70C
DMA channel 1 transfer source address
register L
DC1SAL
DC1SA
R/W
8/16
0x00
0xF70D
DMA channel 1 transfer source address
register H
DC1SAH
R/W
8
0x00
0xF70E
DMA channel 1 transfer destination address
register L
DC1DAL
DC1DA
R/W
8/16
0x00
0xF70F
DMA channel 1 transfer destination address
register H
DC1DAH
R/W
8
0x00
0xF710
to
Reserved
-
-
-
-
-
0xF71F
0xF720
DMA transfer enable register
DCEN
-
R/W
8
0x00
0xF721
Reserved
-
-
W
8
0x00
0xF722
DMA status register L
DSTATL
DSTAT
R
8/16
0x00
0xF723
DMA status register H
DSTATH
R
8
0x00
0xF724
DMA interrupt status clear register
DICLR
-
W
8
0x00
0xF725
to
Reserved
-
-
W
8
0x00
0xF7FF
0xF800
SA-ADC result register 0
SADR0L
SADR0
R
8/16
0x00
0xF801
SADR0H
R
8
0x00
0xF802
SA-ADC result register 1
SADR1L
SADR1
R
8/16
0x00
0xF803
SADR1H
R
8
0x00
0xF804
SA-ADC result register 2
SADR2L
SADR2
R
8/16
0x00
0xF805
SADR2H
R
8
0x00
0xF806
SA-ADC result register 3
SADR3L
SADR3
R
8/16
0x00
0xF807
SADR3H
R
8
0x00
0xF808
SA-ADC result register 4
SADR4L
SADR4
R
8/16
0x00
0xF809
SADR4H
R
8
0x00
0xF80A
SA-ADC result register 5
SADR5L
SADR5
R
8/16
0x00
0xF80B
SADR5H
R
8
0x00
0xF80C
SA-ADC result register 6
SADR6L
SADR6
R
8/16
0x00
0xF80D
SADR6H
R
8
0x00
0xF80E
SA-ADC result register 7
SADR7L
SADR7
R
8/16
0x00
0xF80F
SADR7H
R
8
0x00
Summary of Contents for ML62Q1000 Series
Page 17: ...Chapter 1 Overview...
Page 112: ...Chapter 2 CPU and Memory Space...
Page 154: ...Chapter 3 Reset Function...
Page 166: ...Chapter 4 Power Management...
Page 196: ...Chapter 5 Interrupts...
Page 248: ...Chapter 6 Clock generation Circuit...
Page 274: ...Chapter 7 Low Speed Time Base Counter...
Page 291: ...Chapter 8 16 Bit Timer...
Page 320: ...Chapter 9 Functional Timer FTM...
Page 382: ...Chapter 10 Watchdog Timer...
Page 402: ...Chapter 11 Serial Communication Unit...
Page 456: ...Chapter 12 I2 C Bus Unit...
Page 491: ...Chapter 13 I2 C Master...
Page 512: ...Chapter 14 DMA Controller...
Page 531: ...Chapter 15 Buzzer...
Page 550: ...Chapter 16 Simplified RTC...
Page 559: ...Chapter 17 GPIO...
Page 594: ...Chapter 18 External Interrupt Function...
Page 612: ...Chapter 19 CRC Generator...
Page 632: ...Chapter 20 Analog Comparator...
Page 644: ...Chapter 21 D A Converter...
Page 655: ...Chapter 22 Voltage Level Supervisor...
Page 676: ...Chapter 23 Successive Approximation Type A D Converter...
Page 709: ...Chapter 24 Regulator...
Page 714: ...Chapter 25 Flash Memory...
Page 743: ...Chapter 26 Code Option...
Page 750: ...Chapter 27 LCD Driver...
Page 788: ...Chapter 28 On Chip Debug Function...
Page 795: ...Chapter 29 Safety Function...
Page 813: ...Appendix A...
Page 881: ...Revision History...