
ML62Q1000 Series User's Manual
Chapter 5 Interrupts
FEUL62Q1000
5-33
5.2.18 Interrupt Level Control Register 6 (ILC6)
ILC6 is a specific function register (SFR) to set the interrupt level for each maskable interrupt source.
The bits are unwriteable when the products do not have the peripheral circuits and they return "0" for reading.
It is writeable only when the interrupt level control is enabled by setting IEL bit of the interrupt level control enable
register (ILEN) to "1".
Address:
0xF040(ILC60/IC6), 0xF041(ILC61)
Access:
R/W
Access size:
8/16bit
Initial value:
0x0000
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Word
ILC6
Byte
ILC61
ILC60
Bit
ILTM
7H
ILTM
7L
ILTM
6H
ILTM
6L
ILFT
M7H
ILFT
M7L
ILFT
M6H
ILFT
M6L
ILSIU
41H
ILSIU
41L
ILSIU
40H
ILSIU
40L
ILSIU
31H
ILSIU
31L
ILSIU
30H
ILSIU
30L
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Initial
value
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Bit No.
Bit symbol name
Description
15,14
ILTM7H, ILTM7L
This bit chooses the priority level of the 16bit Timer 7 interrupt (TM7INT).
00: Level 1 (Priority is lowest) (initial)
01: Level 2
10: Level 3
11: Level 4 (Priority is highest)
13,12
ILTM6H, ILTM6L
This bit chooses the priority level of the 16bit Timer 6 interrupt (TM6INT).
00: Level 1 (Priority is lowest) (initial)
01: Level 2
10: Level 3
11: Level 4 (Priority is highest)
11,10
ILFTM7H, ILFTM7L
This bit chooses the priority level of the Functional Timer 7 interrupt (FTM7INT).
00: Level 1 (Priority is lowest) (initial)
01: Level 2
10: Level 3
11: Level 4 (Priority is highest)
9,8
ILFTM6H, ILFTM6L
This bit chooses the priority level of the Functional Timer 6 interrupt (FTM6INT).
00: Level 1 (Priority is lowest) (initial)
01: Level 2
10: Level 3
11: Level 4 (Priority is highest)
7,6
ILSIU41H, ILSIU41L
This bit chooses the priority level of the Serial Communication unit 41 interrupt
(SIU41INT).
00: Level 1 (Priority is lowest) (initial)
01: Level 2
10: Level 3
11: Level 4 (Priority is highest)
5,4
ILSIU40H, ILSIU40L
This bit chooses the priority level of the Serial Communication unit 40 interrupt
(SIU40INT).
00: Level 1 (Priority is lowest) (initial)
01: Level 2
10: Level 3
11: Level 4 (Priority is highest)
Summary of Contents for ML62Q1000 Series
Page 17: ...Chapter 1 Overview...
Page 112: ...Chapter 2 CPU and Memory Space...
Page 154: ...Chapter 3 Reset Function...
Page 166: ...Chapter 4 Power Management...
Page 196: ...Chapter 5 Interrupts...
Page 248: ...Chapter 6 Clock generation Circuit...
Page 274: ...Chapter 7 Low Speed Time Base Counter...
Page 291: ...Chapter 8 16 Bit Timer...
Page 320: ...Chapter 9 Functional Timer FTM...
Page 382: ...Chapter 10 Watchdog Timer...
Page 402: ...Chapter 11 Serial Communication Unit...
Page 456: ...Chapter 12 I2 C Bus Unit...
Page 491: ...Chapter 13 I2 C Master...
Page 512: ...Chapter 14 DMA Controller...
Page 531: ...Chapter 15 Buzzer...
Page 550: ...Chapter 16 Simplified RTC...
Page 559: ...Chapter 17 GPIO...
Page 594: ...Chapter 18 External Interrupt Function...
Page 612: ...Chapter 19 CRC Generator...
Page 632: ...Chapter 20 Analog Comparator...
Page 644: ...Chapter 21 D A Converter...
Page 655: ...Chapter 22 Voltage Level Supervisor...
Page 676: ...Chapter 23 Successive Approximation Type A D Converter...
Page 709: ...Chapter 24 Regulator...
Page 714: ...Chapter 25 Flash Memory...
Page 743: ...Chapter 26 Code Option...
Page 750: ...Chapter 27 LCD Driver...
Page 788: ...Chapter 28 On Chip Debug Function...
Page 795: ...Chapter 29 Safety Function...
Page 813: ...Appendix A...
Page 881: ...Revision History...