
ML62Q1000 Series User’s Manual
Appendix C Instruction Execution Cycle
FEUL62Q1000
C-7
PSW Access Instructions
Instruction
Min. execution cycle
ROM reference cycle
Effect of
DSR
access
Effect of
[EA+]
addressing
No wait
mode
Wait mode
No wait
mode
Wait mode
EI
1
1
-
-
-
-
DI
3
3
-
-
-
-
SC
1
1
-
-
-
-
RC
1
1
-
-
-
-
CPLC
1
1
-
-
-
-
Sign Extension Instruction
Instruction
Min. execution cycle
ROM reference cycle
Effect of
DSR
access
Effect of
[EA+]
addressing
No wait
mode
Wait mode
No wait
mode
Wait mode
EXTBW
ER
n
1
1
-
-
-
-
Branch Instructions
Instruction
Min. execution cycle
ROM reference cycle
Effect of
DSR
access
Effect of
[EA+]
addressing
No wait
mode
Wait mode
No wait
mode
Wait mode
B
Cadr
2
6
-
-
-
1
ER
n
2
6 / 7
(*1)
-
-
-
1
BL
Cadr
2
6
-
-
-
1
ER
n
2
6 / 7
(*1)
-
-
-
1
(*1) When the immediately preceding instruction is for reading the data memory or not (not the instruction for reading the data
memory / the instruction for reading the data memory)
Conditional Relative Branch Instructions
Instruction
Min. execution cycle
ROM reference cycle
Effect of
DSR
access
Effect of
[EA+]
addressing
No wait
mode
Wait mode
No wait
mode
Wait mode
BGE
Radr
1 / 2
(*1)
1 / 7
(*1)
-
-
-
1
BLT
Radr
1 / 2
(*1)
1 / 7
(*1)
-
-
-
1
BGT
Radr
1 / 2
(*1)
1 / 7
(*1)
-
-
-
1
BLE
Radr
1 / 2
(*1)
1 / 7
(*1)
-
-
-
1
BGES
Radr
1 / 2
(*1)
1 / 7
(*1)
-
-
-
1
BLTS
Radr
1 / 2
(*1)
1 / 7
(*1)
-
-
-
1
BGTS
Radr
1 / 2
(*1)
1 / 7
(*1)
-
-
-
1
BLES
Radr
1 / 2
(*1)
1 / 7
(*1)
-
-
-
1
BNE
Radr
1 / 2
(*1)
1 / 7
(*1)
-
-
-
1
BEQ
Radr
1 / 2
(*1)
1 / 7
(*1)
-
-
-
1
BNV
Radr
1 / 2
(*1)
1 / 7
(*1)
-
-
-
1
BOV
Radr
1 / 2
(*1)
1 / 7
(*1)
-
-
-
1
BPS
Radr
1 / 2
(*1)
1 / 7
(*1)
-
-
-
1
BNS
Radr
1 / 2
(*1)
1 / 7
(*1)
-
-
-
1
BAL
Radr
2
7
-
-
-
1
(*1) When the branch condition is matched or not (Not matched / Matched)
Summary of Contents for ML62Q1000 Series
Page 17: ...Chapter 1 Overview...
Page 112: ...Chapter 2 CPU and Memory Space...
Page 154: ...Chapter 3 Reset Function...
Page 166: ...Chapter 4 Power Management...
Page 196: ...Chapter 5 Interrupts...
Page 248: ...Chapter 6 Clock generation Circuit...
Page 274: ...Chapter 7 Low Speed Time Base Counter...
Page 291: ...Chapter 8 16 Bit Timer...
Page 320: ...Chapter 9 Functional Timer FTM...
Page 382: ...Chapter 10 Watchdog Timer...
Page 402: ...Chapter 11 Serial Communication Unit...
Page 456: ...Chapter 12 I2 C Bus Unit...
Page 491: ...Chapter 13 I2 C Master...
Page 512: ...Chapter 14 DMA Controller...
Page 531: ...Chapter 15 Buzzer...
Page 550: ...Chapter 16 Simplified RTC...
Page 559: ...Chapter 17 GPIO...
Page 594: ...Chapter 18 External Interrupt Function...
Page 612: ...Chapter 19 CRC Generator...
Page 632: ...Chapter 20 Analog Comparator...
Page 644: ...Chapter 21 D A Converter...
Page 655: ...Chapter 22 Voltage Level Supervisor...
Page 676: ...Chapter 23 Successive Approximation Type A D Converter...
Page 709: ...Chapter 24 Regulator...
Page 714: ...Chapter 25 Flash Memory...
Page 743: ...Chapter 26 Code Option...
Page 750: ...Chapter 27 LCD Driver...
Page 788: ...Chapter 28 On Chip Debug Function...
Page 795: ...Chapter 29 Safety Function...
Page 813: ...Appendix A...
Page 881: ...Revision History...