
ML62Q1000 Series User's Manual
Chapter 18 External Interrupt Function
FEUL62Q1000
18-8
[Note]
Ÿ
In the STOP/STOP-D/HALT-H
(*1)
mode, no sampling is performed regardless of the values set in PI7SM to
PI0SM bits of EIMOD0 register since the sampling clock stops. When choosing
"
with sampling
"
and
entering the STOP/STOP-D/HALT-H
(*1)
, there is a time period
(*2)
in which interrupts gets disabled.
When entering to STOP/STOP-D/HALT-H
(*1)
mode, specify the external interrupt as
"
without sampling
"
.
After returning from STOP/STOP-D/HALT-H
(*1)
mode, specify the PI7SM to PI0SM bits as
"
with sampling
"
if
needed.
When returning from STOP/STOP-D/HALT-H
(*1)
mode, the interrupt is disable until the sampling clock
(LSCLK or HSCLK) starts to be supplied. The start-up time for supplying clock is dependent of the clock
or register settings. For details about it, see Table 4-5
"
Wake-up Time from Standby Mode
"
in the Chapter
4
"
Power Management
"
.
Ÿ
When the HSCLK is chosen and ENOSC bit of FCON register is
"
0
"
, the sampling function is not
available.
Ÿ
When the HSCLK is chosen for the sampling block and the high-speed clock is not oscillating, the
sampling circuit does not work. Enable the high-speed clock oscillation in advance if sampling with the
HSCLK. For how to enable the high-speed clock oscillation, see Chapter 6 "Clock Generation Circuit".
*1
HALT-H in the case the high-speed clock is chosen
*2
When entering STOP/STOP-D/HALT-H
(*1)
mode: Max.30us
When returning from STOP/STOP-D mode, the interrupt is disable until the sampling clock (LSCLK)
starts to be supplied. The start-up time for supplying clock is dependent of the clock or register settings.
For details about it, see Table 4-5
"
Wake-up Time from Standby Mode
"
in the Chapter 4
"
Power
Management
"
.
Summary of Contents for ML62Q1000 Series
Page 17: ...Chapter 1 Overview...
Page 112: ...Chapter 2 CPU and Memory Space...
Page 154: ...Chapter 3 Reset Function...
Page 166: ...Chapter 4 Power Management...
Page 196: ...Chapter 5 Interrupts...
Page 248: ...Chapter 6 Clock generation Circuit...
Page 274: ...Chapter 7 Low Speed Time Base Counter...
Page 291: ...Chapter 8 16 Bit Timer...
Page 320: ...Chapter 9 Functional Timer FTM...
Page 382: ...Chapter 10 Watchdog Timer...
Page 402: ...Chapter 11 Serial Communication Unit...
Page 456: ...Chapter 12 I2 C Bus Unit...
Page 491: ...Chapter 13 I2 C Master...
Page 512: ...Chapter 14 DMA Controller...
Page 531: ...Chapter 15 Buzzer...
Page 550: ...Chapter 16 Simplified RTC...
Page 559: ...Chapter 17 GPIO...
Page 594: ...Chapter 18 External Interrupt Function...
Page 612: ...Chapter 19 CRC Generator...
Page 632: ...Chapter 20 Analog Comparator...
Page 644: ...Chapter 21 D A Converter...
Page 655: ...Chapter 22 Voltage Level Supervisor...
Page 676: ...Chapter 23 Successive Approximation Type A D Converter...
Page 709: ...Chapter 24 Regulator...
Page 714: ...Chapter 25 Flash Memory...
Page 743: ...Chapter 26 Code Option...
Page 750: ...Chapter 27 LCD Driver...
Page 788: ...Chapter 28 On Chip Debug Function...
Page 795: ...Chapter 29 Safety Function...
Page 813: ...Appendix A...
Page 881: ...Revision History...