
ML62Q1000 Series User's Manual
Chapter 15 Buzzer
FEUL62Q1000
15-16
Figure 15-13 Buzzer Output Automatic Stop Timing in Single Sound Mode
[Note]
Ÿ
In the single sound mode, the BZ0RUN bit of the BZ0CON register is cleared to "0" when the single
sound buzzer output is ended.
BZ0RUN
(1) When positive logic is applied (BZ0INI bit of BZ0MOD register=0)
Setting example: buzzer frequency=4.096 kHz, duty=3/8 (37.5%)
LSCLK
(32.768 kHz)
BZ0P pin
BZ0N pin
4.096kHz
BZ0RUN
(2) When negative logic is applied (BZ0INI bit of BZ0MOD register=1)
Setting example: buzzer frequency=4.096 kHz, duty=3/8 (37.5%)
LSCLK
(32.768 kHz)
BZ0P pin
BZ0N pin
4.096kHz
4.096kHz
4.096kHz
Summary of Contents for ML62Q1000 Series
Page 17: ...Chapter 1 Overview...
Page 112: ...Chapter 2 CPU and Memory Space...
Page 154: ...Chapter 3 Reset Function...
Page 166: ...Chapter 4 Power Management...
Page 196: ...Chapter 5 Interrupts...
Page 248: ...Chapter 6 Clock generation Circuit...
Page 274: ...Chapter 7 Low Speed Time Base Counter...
Page 291: ...Chapter 8 16 Bit Timer...
Page 320: ...Chapter 9 Functional Timer FTM...
Page 382: ...Chapter 10 Watchdog Timer...
Page 402: ...Chapter 11 Serial Communication Unit...
Page 456: ...Chapter 12 I2 C Bus Unit...
Page 491: ...Chapter 13 I2 C Master...
Page 512: ...Chapter 14 DMA Controller...
Page 531: ...Chapter 15 Buzzer...
Page 550: ...Chapter 16 Simplified RTC...
Page 559: ...Chapter 17 GPIO...
Page 594: ...Chapter 18 External Interrupt Function...
Page 612: ...Chapter 19 CRC Generator...
Page 632: ...Chapter 20 Analog Comparator...
Page 644: ...Chapter 21 D A Converter...
Page 655: ...Chapter 22 Voltage Level Supervisor...
Page 676: ...Chapter 23 Successive Approximation Type A D Converter...
Page 709: ...Chapter 24 Regulator...
Page 714: ...Chapter 25 Flash Memory...
Page 743: ...Chapter 26 Code Option...
Page 750: ...Chapter 27 LCD Driver...
Page 788: ...Chapter 28 On Chip Debug Function...
Page 795: ...Chapter 29 Safety Function...
Page 813: ...Appendix A...
Page 881: ...Revision History...