
ML62Q1000 Series User's Manual
Chapter 4 Power Management
FEUL62Q1000
4-18
4.2.12 Block Reset Control Register 2 (BRECON2)
BRECON2 is a specific function register (SFR) to control reseting the peripheral circuits.
The bits are unwriteable when the products do not have the peripheral circuits and they return "0" for reading.
See Table 4-7 "Availability of the SFR bit symbols in BCLCONn register and BRECONn register".
Address:
0xF07C (BRECON2L/BRECON2), 0xF07D (BRECON2H)
Access:
R/W
Access size:
8/16bit
Initial value:
0x0000
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Word
BRECON2
Byte
BRECON2H
BRECON2L
Bit
RSED
MA
RSEB
UZ
RSEA
CC
-
RSEC
RC
-
-
-
-
-
RSES
U5
RSES
U4
RSES
U3
RSES
U2
RSES
U1
RSES
U0
R/W
R/W
R/W
R/W
R
R/W
R
R
R
R
R
R/W
R/W
R/W
R/W
R/W
R/W
Initial
value
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Bit No.
Bit symbol
name
Description
15
RSEDMA
This bit controls to reset the peripheral circuit of DMA Controller.
0:
Cancel to reset the peripheral circuit (initial value)
1:
Remain to reset the peripheral circuit
14
RSEBUZ
This bit controls to reset the peripheral circuit of Buzzer.
0:
Cancel to reset the peripheral circuit (initial value)
1:
Remain to reset the peripheral circuit
13
RSEACC
This bit controls to reset the peripheral circuit of Multiplier/Divider.
0:
Cancel to reset the peripheral circuit (initial value)
1:
Remain to reset the peripheral circuit
12
-
Reserved bit
11
RSECRC
This bit controls to reset the peripheral circuit of CRC calculator.
0:
Cancel to reset the peripheral circuit (initial value)
1:
Remain to reset the peripheral circuit
10 to 6
-
Reserved bit
5
RSESU5
This bit controls to reset the peripheral circuit of Serial Communication Unit 5.
0:
Cancel to reset the peripheral circuit (initial value)
1:
Remain to reset the peripheral circuit
4
RSESU4
This bit controls to reset the peripheral circuit of Serial Communication Unit 4.
0:
Cancel to reset the peripheral circuit (initial value)
1:
Remain to reset the peripheral circuit
3
RSESU3
This bit controls to reset the peripheral circuit of Serial Communication Unit 3.
0:
Cancel to reset the peripheral circuit (initial value)
1:
Remain to reset the peripheral circuit
2
RSESU2
This bit controls to reset the peripheral circuit of Serial Communication Unit 2.
0:
Cancel to reset the peripheral circuit (initial value)
1:
Remain to reset the peripheral circuit
1
RSESU1
This bit controls to reset the peripheral circuit of Serial Communication Unit 1.
0:
Cancel to reset the peripheral circuit (initial value)
1:
Remain to reset the peripheral circuit
0
RSESU0
This bit controls to reset the peripheral circuit of Serial Communication Unit 0.
0:
Cancel to reset the peripheral circuit (initial value)
1:
Remain to reset the peripheral circuit
Summary of Contents for ML62Q1000 Series
Page 17: ...Chapter 1 Overview...
Page 112: ...Chapter 2 CPU and Memory Space...
Page 154: ...Chapter 3 Reset Function...
Page 166: ...Chapter 4 Power Management...
Page 196: ...Chapter 5 Interrupts...
Page 248: ...Chapter 6 Clock generation Circuit...
Page 274: ...Chapter 7 Low Speed Time Base Counter...
Page 291: ...Chapter 8 16 Bit Timer...
Page 320: ...Chapter 9 Functional Timer FTM...
Page 382: ...Chapter 10 Watchdog Timer...
Page 402: ...Chapter 11 Serial Communication Unit...
Page 456: ...Chapter 12 I2 C Bus Unit...
Page 491: ...Chapter 13 I2 C Master...
Page 512: ...Chapter 14 DMA Controller...
Page 531: ...Chapter 15 Buzzer...
Page 550: ...Chapter 16 Simplified RTC...
Page 559: ...Chapter 17 GPIO...
Page 594: ...Chapter 18 External Interrupt Function...
Page 612: ...Chapter 19 CRC Generator...
Page 632: ...Chapter 20 Analog Comparator...
Page 644: ...Chapter 21 D A Converter...
Page 655: ...Chapter 22 Voltage Level Supervisor...
Page 676: ...Chapter 23 Successive Approximation Type A D Converter...
Page 709: ...Chapter 24 Regulator...
Page 714: ...Chapter 25 Flash Memory...
Page 743: ...Chapter 26 Code Option...
Page 750: ...Chapter 27 LCD Driver...
Page 788: ...Chapter 28 On Chip Debug Function...
Page 795: ...Chapter 29 Safety Function...
Page 813: ...Appendix A...
Page 881: ...Revision History...