
ML62Q1000 Series User's Manual
Chapter 11 Serial Communication Unit
FEUL62Q1000
11-30
11.2.10 UARTn0 Baud Rate Register (UAn0BRT)
UAn0BRT is a specific function register (SFR) to set the count value of the baud rate generator in UARTn0 full-duplex
communiction mode and half-duplex communication mode.
For details of relation between the count value of the baud rate generator and the baud rate, see Section "11.3.2.2 “Baud
Rate”.
Address:
0xF60E(UA00BRTL/UA00BRT), 0xF60F(UA00BRTH),
0xF62E(UA10BRTL/UA10BRT), 0xF62F(UA10BRTH),
0xF64E(UA20BRTL/UA20BRT), 0xF64F(UA20BRTH),
0xF66E(UA30BRTL/UA30BRT), 0xF66F(UA30BRTH),
0xF68E(UA40BRTL/UA40BRT), 0xF68F(UA40BRTH),
0xF6AE(UA50BRTL/UA50BRT), 0xF6AF(UA50BRTH)
Access:
R/W
Access size:
8/16bit
Initial value:
0xFFFF
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Word
UAn0BRT
Byte
UAn0BRTH
UAn0BRTL
Bit
Un0B
R15
Un0B
R14
Un0B
R13
Un0B
R12
Un0B
R11
Un0B
R10
Un0B
R9
Un0B
R8
Un0B
R7
Un0B
R6
Un0B
R5
Un0B
R4
Un0B
R3
Un0B
R2
Un0B
R1
Un0B
R0
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Initial
value
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
11.2.11 UARTn1 Baud Rate Register (UAn1BRT)
UAn1BRT is a specific function register (SFR) to set the count value of the baud rate generator in UARTn0 half-duplex
communication mode. No need to set data in UAn1BRT when using the full-duplex communication.
For details of relation between the count value of the baud rate generator and the baud rate, see Section 11.3.2.2 “Baud
Rate”.
Address:
0xF60E(UA01BRT/UA01BRTL), 0xF60F(UA01BRTH),
0xF62E(UA11BRT/UA11BRTL), 0xF62F(UA11BRTH),
0xF64E(UA21BRT/UA21BRTL), 0xF64F(UA21BRTH),
0xF66E(UA31BRT/UA31BRTL), 0xF66F(UA31BRTH),
0xF68E(UA41BRT/UA41BRTL), 0xF68F(UA41BRTH),
0xF6AE(UA51BRT/UA51BRTL), 0xF6AF(UA51BRTH)
Access:
R/W
Access size:
8/16bit
Initial value:
0xFFFF
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Word
UAn1BRT
Byte
UAn1BRTH
UAn1BRTL
Bit
Un1B
R15
Un1B
R14
Un0B
R13
Un0B
R12
Un0B
R11
Un0B
R10
Un0B
R9
Un0B
R8
Un0B
R7
Un0B
R6
Un0B
R5
Un0B
R4
Un0B
R3
Un0B
R2
Un0B
R1
Un0B
R0
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Initial
value
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
[Note]
Ÿ
Be sure to set the UAn0BRT and UAn1BRT register while communication is stopped. Do not rewrite it
during communication. If it is rewritten during communication, data may be transmitted or received
incorrectly.
Summary of Contents for ML62Q1000 Series
Page 17: ...Chapter 1 Overview...
Page 112: ...Chapter 2 CPU and Memory Space...
Page 154: ...Chapter 3 Reset Function...
Page 166: ...Chapter 4 Power Management...
Page 196: ...Chapter 5 Interrupts...
Page 248: ...Chapter 6 Clock generation Circuit...
Page 274: ...Chapter 7 Low Speed Time Base Counter...
Page 291: ...Chapter 8 16 Bit Timer...
Page 320: ...Chapter 9 Functional Timer FTM...
Page 382: ...Chapter 10 Watchdog Timer...
Page 402: ...Chapter 11 Serial Communication Unit...
Page 456: ...Chapter 12 I2 C Bus Unit...
Page 491: ...Chapter 13 I2 C Master...
Page 512: ...Chapter 14 DMA Controller...
Page 531: ...Chapter 15 Buzzer...
Page 550: ...Chapter 16 Simplified RTC...
Page 559: ...Chapter 17 GPIO...
Page 594: ...Chapter 18 External Interrupt Function...
Page 612: ...Chapter 19 CRC Generator...
Page 632: ...Chapter 20 Analog Comparator...
Page 644: ...Chapter 21 D A Converter...
Page 655: ...Chapter 22 Voltage Level Supervisor...
Page 676: ...Chapter 23 Successive Approximation Type A D Converter...
Page 709: ...Chapter 24 Regulator...
Page 714: ...Chapter 25 Flash Memory...
Page 743: ...Chapter 26 Code Option...
Page 750: ...Chapter 27 LCD Driver...
Page 788: ...Chapter 28 On Chip Debug Function...
Page 795: ...Chapter 29 Safety Function...
Page 813: ...Appendix A...
Page 881: ...Revision History...