
ML62Q1000 Series User's Manual
Chapter 9 Functional Timer (FTM)
FEUL62Q1000
9-24
Bit no.
Bit symbol
name
Description
3
FTnSPC
This bit is used to choose whether to enable clearing the counter when a trigger event for
counter-stop occurs (only when the edge is chosen by the FTnTRM1-0 bits).
The setting of this bit is valid regardless of the setting of the FTnSP bit.
If an update request of FTnP, FTnEA, FTnEB and FTnDT by the FTCUDn bit of FTCUD
register is generated when the trigger event occurs, the FTnP, FTnEA, FTnEB and FTnDT
register gets updated at the same time as the counter clear.
However, the counter is not cleared at emergency stop regardless the data of this bit.
0: The counter clear is disabled (Initial value)
1: The counter clear is enabled
2
FTnSP
This bit is used to choose whether to enable stopping the counter by a trigger event.
0: The counter stop is disabled (Initial value)
1: The counter stop is enabled
1
FT
n
STC
This bit is used to choose whether to enable clearing the counter when a trigger event for
counter-start occurs (only when the edge is chosen by the FTnTRM1-0 bits).
The setting of this bit is valid regardless of the setting of the FTnST bit.
If an update request of FTnP, FTnEA, FTnEB and FTnDT by the FTCUDn bit of FTCUD
register is generated when the trigger event occurs, the FTnP, FTnEA, FTnEB and FTnDT
register gets updated at the same time as the counter clear.
However, the counter is not cleared at emergency stop regardless the data of this bit.
0: The counter clear is disabled (Initial value)
1: The counter clear is enabled
0
FTnST
This bit is used to choose whether to enable starting the counter by a trigger event.
0: The counter start is disabled (Initial value)
1: The counter start is enabled
[Note]
Ÿ
The pulse input to the EXTRG0 to EXTRG7 pin must have
"
the noise removal width chosen by FTnTRF2
to 0 bits of FTnTRG1 re two timer clocks
"
or longer.
Summary of Contents for ML62Q1000 Series
Page 17: ...Chapter 1 Overview...
Page 112: ...Chapter 2 CPU and Memory Space...
Page 154: ...Chapter 3 Reset Function...
Page 166: ...Chapter 4 Power Management...
Page 196: ...Chapter 5 Interrupts...
Page 248: ...Chapter 6 Clock generation Circuit...
Page 274: ...Chapter 7 Low Speed Time Base Counter...
Page 291: ...Chapter 8 16 Bit Timer...
Page 320: ...Chapter 9 Functional Timer FTM...
Page 382: ...Chapter 10 Watchdog Timer...
Page 402: ...Chapter 11 Serial Communication Unit...
Page 456: ...Chapter 12 I2 C Bus Unit...
Page 491: ...Chapter 13 I2 C Master...
Page 512: ...Chapter 14 DMA Controller...
Page 531: ...Chapter 15 Buzzer...
Page 550: ...Chapter 16 Simplified RTC...
Page 559: ...Chapter 17 GPIO...
Page 594: ...Chapter 18 External Interrupt Function...
Page 612: ...Chapter 19 CRC Generator...
Page 632: ...Chapter 20 Analog Comparator...
Page 644: ...Chapter 21 D A Converter...
Page 655: ...Chapter 22 Voltage Level Supervisor...
Page 676: ...Chapter 23 Successive Approximation Type A D Converter...
Page 709: ...Chapter 24 Regulator...
Page 714: ...Chapter 25 Flash Memory...
Page 743: ...Chapter 26 Code Option...
Page 750: ...Chapter 27 LCD Driver...
Page 788: ...Chapter 28 On Chip Debug Function...
Page 795: ...Chapter 29 Safety Function...
Page 813: ...Appendix A...
Page 881: ...Revision History...