![Intel 8XC196NT User Manual Download Page 563](http://html1.mh-extra.com/html/intel/8xc196nt/8xc196nt_user-manual_2072210563.webp)
8XC196NT USER’S MANUAL
C-68
WSR
P2_REG
1FCDH
7EH
00EDH
3FH
00CDH
1FH
00CDH
P6_DIR
1FD3H
7EH
00F3H
3FH
00D3H
1FH
00D3H
P6_MODE
1FD1H
7EH
00F1H
3FH
00D1H
1FH
00D1H
P6_PIN
1FD7H
7EH
00F7H
3FH
00D7H
1FH
00D7H
P6_REG
1FD5H
7EH
00F5H
3FH
00D5H
1FH
00D5H
SBUF_RX
1FB8H
7DH
00F8H
3EH
00F8H
1FH
00B8H
SBUF_TX
1FBAH
7DH
00FAH
3EH
00FAH
1FH
00BAH
SP_BAUD
†
1FBCH
7DH
00FCH
3EH
00FCH
1FH
00BCH
SP_CON
1FBBH
7DH
00FBH
3EH
00FBH
1FH
00BBH
SP_STATUS
1FB9H
7DH
00F9H
3EH
00F9H
1FH
00B9H
SSIO_BAUD
1FB4H
7DH
00F4H
3EH
00F4H
1FH
00B4H
SSIO0_BUF
1FB0H
7DH
00F0H
3EH
00F0H
1FH
00B0H
SSIO0_CON
1FB1H
7DH
00F1H
3EH
00F1H
1FH
00B1H
SSIO1_BUF
1FB2H
7DH
00F2H
3EH
00F2H
1FH
00B2H
SSIO1_CON
1FB3H
7DH
00F3H
3EH
00F3H
1FH
00B3H
T1CONTROL
1F98H
7CH
00F8H
3EH
00D8H
1FH
0098H
T2CONTROL
1F9CH
7CH
00FCH
3EH
00DCH
1FH
009CH
TIMER1
†
1F9AH
7CH
00FAH
3EH
00DAH
1FH
009AH
TIMER2
†
1F9EH
7CH
00FEH
3EH
00DEH
1FH
009EH
Table C-17. WSR Settings and Direct Addresses for Windowable SFRs (Continued)
Register Mnemonic
Memory
Location
32-Byte Windows
(00E0–00FFH)
64-Byte Windows
(00C0–00FFH)
128-Byte Windows
(0080–00FFH)
WSR
Direct
Address
WSR
Direct
Address
WSR
Direct
Address
†
Must be addressed as a word.
Summary of Contents for 8XC196NT
Page 1: ...8XC196NT Microcontroller User s Manual...
Page 2: ...8XC196NT Microcontroller User s Manual June 1995 Order Number 272317 003...
Page 22: ...1 Guide to This Manual...
Page 23: ......
Page 35: ......
Page 36: ...2 Architectural Overview...
Page 37: ......
Page 49: ......
Page 50: ...3 Programming Considerations...
Page 51: ......
Page 66: ...4 Memory Partitions...
Page 67: ......
Page 104: ...5 Standard and PTS Interrupts...
Page 105: ......
Page 147: ......
Page 148: ...6 I O Ports...
Page 149: ......
Page 176: ...7 Serial I O SIO Port...
Page 177: ......
Page 194: ...8 Synchronous Serial I O SSIO Port...
Page 195: ......
Page 211: ......
Page 212: ...9 Slave Port...
Page 213: ......
Page 231: ......
Page 232: ...10 Event Processor Array EPA...
Page 233: ......
Page 270: ...11 Analog to digital Converter...
Page 271: ......
Page 291: ......
Page 292: ...12 Minimum Hardware Considerations...
Page 293: ......
Page 306: ...13 Special Operating Modes...
Page 307: ......
Page 317: ......
Page 318: ...14 Interfacing with External Memory...
Page 319: ......
Page 362: ...15 Programming the Nonvolatile Memory...
Page 363: ......
Page 408: ...A Instruction Set Reference...
Page 409: ......
Page 476: ...B Signal Descriptions...
Page 477: ......
Page 493: ......
Page 494: ...C Registers...
Page 495: ......
Page 565: ......
Page 566: ...Glossary...
Page 567: ......
Page 580: ...Index...
Page 581: ......
Page 597: ......