![Intel 8XC196NT User Manual Download Page 302](http://html1.mh-extra.com/html/intel/8xc196nt/8xc196nt_user-manual_2072210302.webp)
12-9
MINIMUM HARDWARE CONSIDERATIONS
Figure 12-7 shows the reset-sequence timing. Depending upon when RESET# is brought high,
the CLKOUT signal may become out of phase with the PH1 internal clock. When this occurs, the
clock generator immediately resynchronizes CLKOUT as shown in Case 2.
Figure 12-7. Reset Timing Sequence
The following events will reset the device (see Figure 12-8):
•
an external device pulls the RESET# pin low
•
the CPU issues the reset (RST) instruction
•
the CPU issues an idle/powerdown (IDLPD) instruction with an illegal key operand
•
the watchdog timer (WDT) overflows
•
the oscillator fail detect (OFD) circuitry is enabled and an oscillator failure occurs
The following paragraphs describe each of these reset methods in more detail.
RESET#
Pin
Case 1
CLKOUT
Case 2
CLKOUT
Internal
Reset
ALE
CCB0
CCB1
CCB2
Phases Resynchronized
RD#
AD7:0
Bus parameters defined by CCB0 (ready
control, bus width, and bus-timing
modes) take effect here.
18H
1AH
1CH
80H
20H
20H
20H
20H
†
Strong
†
Strong
†
Strong
0FH Strongly Driven
†
Defaults to an 8-bit bus until the CCBs are loaded. AD15:8 strongly drive address during the CCB fetches.
For 16-bit systems, write 20H to the high byte of CCB0, CCB1, and CCB2 (FF2019H, FF201BH, and FF201DH)
in order to prevent bus contention.
AD15:8
A19:16
7 T
OSC
7 T
OSC
7 T
OSC
9 T
OSC
9 T
OSC
10 T
OSC
= ADV# Selected
9 T
OSC
13 T
OSC
9 T
OSC
7 T
OSC
8 T
OSC
11 T
OSC
A0254-02
Summary of Contents for 8XC196NT
Page 1: ...8XC196NT Microcontroller User s Manual...
Page 2: ...8XC196NT Microcontroller User s Manual June 1995 Order Number 272317 003...
Page 22: ...1 Guide to This Manual...
Page 23: ......
Page 35: ......
Page 36: ...2 Architectural Overview...
Page 37: ......
Page 49: ......
Page 50: ...3 Programming Considerations...
Page 51: ......
Page 66: ...4 Memory Partitions...
Page 67: ......
Page 104: ...5 Standard and PTS Interrupts...
Page 105: ......
Page 147: ......
Page 148: ...6 I O Ports...
Page 149: ......
Page 176: ...7 Serial I O SIO Port...
Page 177: ......
Page 194: ...8 Synchronous Serial I O SSIO Port...
Page 195: ......
Page 211: ......
Page 212: ...9 Slave Port...
Page 213: ......
Page 231: ......
Page 232: ...10 Event Processor Array EPA...
Page 233: ......
Page 270: ...11 Analog to digital Converter...
Page 271: ......
Page 291: ......
Page 292: ...12 Minimum Hardware Considerations...
Page 293: ......
Page 306: ...13 Special Operating Modes...
Page 307: ......
Page 317: ......
Page 318: ...14 Interfacing with External Memory...
Page 319: ......
Page 362: ...15 Programming the Nonvolatile Memory...
Page 363: ......
Page 408: ...A Instruction Set Reference...
Page 409: ......
Page 476: ...B Signal Descriptions...
Page 477: ......
Page 493: ......
Page 494: ...C Registers...
Page 495: ......
Page 565: ......
Page 566: ...Glossary...
Page 567: ......
Page 580: ...Index...
Page 581: ......
Page 597: ......