![Intel 8XC196NT User Manual Download Page 438](http://html1.mh-extra.com/html/intel/8xc196nt/8xc196nt_user-manual_2072210438.webp)
A-29
INSTRUCTION SET REFERENCE
MUL
(2 operands)
MULTIPLY INTEGERS. Multiplies the source
and destination integer operands, using
signed arithmetic, and stores the 32-bit result
into the destination long-integer operand.
The sticky bit flag is undefined after the
instruction is executed.
(DEST)
←
(DEST)
×
(SRC)
DEST, SRC
MUL lreg,
waop
(11111110) (011011aa) (waop) (lreg)
PSW Flag Settings
Z
N
C
V
VT
ST
—
—
—
—
—
?
MUL
(3 operands)
MULTIPLY INTEGERS. Multiplies the two
source integer operands, using signed
arithmetic, and stores the 32-bit result into
the destination long-integer operand. The
sticky bit flag is undefined after the instruction
is executed.
(DEST)
←
(SRC1)
×
(SRC2)
DEST, SRC1, SRC2
MUL lreg,
wreg,
waop
(11111110) (010011aa) (waop) (wreg) (lreg)
PSW Flag Settings
Z
N
C
V
VT
ST
—
—
—
—
—
?
MULB
(2 operands)
MULTIPLY SHORT-INTEGERS. Multiplies
the source and destination short-integer
operands, using signed arithmetic, and stores
the 16-bit result into the destination integer
operand. The sticky bit flag is undefined after
the instruction is executed.
(DEST)
←
(DEST)
×
(SRC)
DEST, SRC
MULB
wreg, baop
(11111110) (011111aa) (baop) (wreg)
PSW Flag Settings
Z
N
C
V
VT
ST
—
—
—
—
—
?
MULB
(3 operands)
MULTIPLY SHORT-INTEGERS. Multiplies
the two source short-integer operands,
using signed arithmetic, and stores the 16-bit
result into the destination integer operand.
The sticky bit flag is undefined after the
instruction is executed.
(DEST)
←
(SRC1)
×
(SRC2)
DEST, SRC1, SRC2
MULB
wreg, breg, baop
(11111110) (010111aa) (baop) (breg) (wreg)
PSW Flag Settings
Z
N
C
V
VT
ST
—
—
—
—
—
?
Table A-6. Instruction Set (Continued)
Mnemonic
Operation
Instruction Format
Summary of Contents for 8XC196NT
Page 1: ...8XC196NT Microcontroller User s Manual...
Page 2: ...8XC196NT Microcontroller User s Manual June 1995 Order Number 272317 003...
Page 22: ...1 Guide to This Manual...
Page 23: ......
Page 35: ......
Page 36: ...2 Architectural Overview...
Page 37: ......
Page 49: ......
Page 50: ...3 Programming Considerations...
Page 51: ......
Page 66: ...4 Memory Partitions...
Page 67: ......
Page 104: ...5 Standard and PTS Interrupts...
Page 105: ......
Page 147: ......
Page 148: ...6 I O Ports...
Page 149: ......
Page 176: ...7 Serial I O SIO Port...
Page 177: ......
Page 194: ...8 Synchronous Serial I O SSIO Port...
Page 195: ......
Page 211: ......
Page 212: ...9 Slave Port...
Page 213: ......
Page 231: ......
Page 232: ...10 Event Processor Array EPA...
Page 233: ......
Page 270: ...11 Analog to digital Converter...
Page 271: ......
Page 291: ......
Page 292: ...12 Minimum Hardware Considerations...
Page 293: ......
Page 306: ...13 Special Operating Modes...
Page 307: ......
Page 317: ......
Page 318: ...14 Interfacing with External Memory...
Page 319: ......
Page 362: ...15 Programming the Nonvolatile Memory...
Page 363: ......
Page 408: ...A Instruction Set Reference...
Page 409: ......
Page 476: ...B Signal Descriptions...
Page 477: ......
Page 493: ......
Page 494: ...C Registers...
Page 495: ......
Page 565: ......
Page 566: ...Glossary...
Page 567: ......
Page 580: ...Index...
Page 581: ......
Page 597: ......